
UM10850
All information provided in this document is subject to legal disclaimers.
© NXP B.V. 2016. All rights reserved.
User manual
Rev. 2.4 — 13 September 2016
13 of 464
NXP Semiconductors
UM10850
Chapter 2: LPC5410x Memory mapping
2.1.2 Memory mapping
The private peripheral bus includes CPU peripherals such as the NVIC, SysTick, and the core control registers.
Fig 2.
Memory mapping
$3%SHULSKHUDOV
[))))
[
[
[
[
[
[
[&
[
[
[
[
[&
[
[
[
[&
[
[
[
UHVHUYHG
057
5HS,QW7LPHU
UHVHUYHG
,QSXW0X[
UHVHUYHG
57&
:DWFKGRJ7LPHU
UHVHUYHG
)ODVKFRQWUROOHU
0LFUR7LFN7LPHU
,2&21
3,17
*,17
*,17
7LPHU
7LPHU
7LPHU
6\VFRQ
$3%SHULSKHUDOV
DFWLYHLQWHUUXSWYHFWRUV
UHVHUYHG
SULYDWHSHULSKHUDOEXV
$3%SHULSKHUDOJURXS
$3%SHULSKHUDOJURXS
UHVHUYHG
UHVHUYHG
UHVHUYHG
UHVHUYHG
UHVHUYHG
%RRWDQG'ULYHU520
$3%SHULSKHUDO
ELWEDQGDGGUHVVLQJ
65$0XSWRN%
65$0XSWRN%
N%IODVKPHPRU\
0HPRU\VSDFH
$'&
0DLOER[
UHVHUYHG
UHVHUYHG
6&7
&5&(QJLQH
UHVHUYHG
UHVHUYHG
'0$UHJLVWHUV
*3,2
UHVHUYHG
3HULSKHUDO),)2V
[
[&
UHVHUYHG
65$0XSWRN%
[)))))
[%&
[%
[%
[%
[$&
[$
[$
[$
[&
[
[
[
[&
[
[
[
UHVHUYHG
7LPHU
7LPHU
UHVHUYHG
UHVHUYHG
63,
63,
UHVHUYHG
,&
,&
,&
86$57
86$57
86$57
86$57
$V\QFK6\VFRQ
[))))))))
[(
[(
[
[
[
[
[
[
[
[
[
[
[&
[&
[&&
[&&
[&
[&
[&
[&
[&
[&&
[&
[&
[
[
[
[