![NEC V850/SB1 Скачать руководство пользователя страница 659](http://html.mh-extra.com/html/nec/v850-sb1/v850-sb1_user-manual_249280659.webp)
APPENDIX D INDEX
User’s Manual U13850EJ6V0UD
659
CCR ----------------------------------------------------------- 582
CDR ----------------------------------------------------------- 565
CG ---------------------------------------------------------- 40, 51
Channel control block ------------------------------------- 452
CLKOUT ------------------------------------------------------- 90
Clock generation function ------------------------------- 182
Clock generator (CG) ---------------------------------- 40, 51
Clock output function ------------------------------------- 183
Command register ----------------------------------------- 127
Communication command ------------------------------ 539
Communication mode ------------------------------------- 525
Communication reservation ----------------------------- 321
Convertion time --------------------------------------------- 450
CORAD0 to CORAD3 ------------------------------------ 521
CORCN ------------------------------------------------------ 519
Correction address registers 0 to 3 ------------------- 521
Correction control register ------------------------------- 519
Correction request register ------------------------------ 520
CORRQ ------------------------------------------------------ 520
CPU -------------------------------------------------------- 40, 50
CPU address space -------------------------------------- 103
CPU register set --------------------------------------------- 97
CR20 to CR70 ---------------------------------------------- 236
CR23, CR45, CR67 --------------------------------------- 250
CRC0, CRC1 ----------------------------------------------- 207
CRn0 ---------------------------------------------------------- 203
CRn1 ---------------------------------------------------------- 204
CSI0 to CSI3 ------------------------------------------------ 268
CSI4 ----------------------------------------------------------- 419
CSIB4 --------------------------------------------------------- 423
CSIC0 to CSIC4 ---------------------------------- 162 to 164
CSIM0 to CSIM3 ------------------------------------------- 270
CSIM4 -------------------------------------------------------- 422
CSIS0 to CSIS3 -------------------------------------------- 270
[D]
Data wait control register -------------------------------- 132
DBC0 to DBC5 --------------------------------------------- 459
DC characteristics------------------------------------------ 606
DCHC0 to DCHC5 ---------------------------------------- 460
Differential linearity error --------------------------------- 449
DIOA0 to DIOA5 ------------------------------------------- 453
DLR ----------------------------------------------------------- 569
DMA function ---------------------------------------------- 451
DMA byte count registers 0 to 5 ----------------------- 459
DMA channel control registers 0 to 5 ---------------- 460
DMA internal RAM address registers 0 to 5 -------- 454
DMA peripheral I/O address registers 0 to 5 ------- 453
DMA transfer request control block --------------------452
DMAIC0 to DMAIC5 ----------------------------- 162 to 164
DMA start factor expansion register -------------------459
DMAS ---------------------------------------------------------459
DR --------------------------------------------------------------571
DRA0 to DRA5 ----------------------------------------------454
DSTB ----------------------------------------------------------- 87
DWC -----------------------------------------------------------132
[E]
ECR ------------------------------------------------------------- 99
EGN0 --------------------------------------------------- 154, 477
EGP0 --------------------------------------------------- 154, 477
EIPC ------------------------------------------------------------ 99
EIPSW --------------------------------------------------------- 99
EP flag ---------------------------------------------------------171
Error detection ----------------------------------------------318
EV
DD
------------------------------------------------------------ 91
EV
SS
------------------------------------------------------------ 91
Exception trap -----------------------------------------------171
Extension code ---------------------------------------------318
External expansion mode --------------------------------114
External memory -------------------------------------------113
External wait function -------------------------------------133
[F]
Falling edge specification register 0 ----------- 154, 477
FEPC ----------------------------------------------------------- 99
FEPSW -------------------------------------------------------- 99
Flash memory -----------------------------------------------523
Flash memory control -------------------------------------537
Flash memory programming mode ------------- 102, 538
Full-scale error-----------------------------------------------449
[G]
General-purpose register --------------------------------- 98
[H]
Halfword access --------------------------------------------130
HALT mode ------------------------------------------- 188, 189
Handling of unused pins ---------------------------------- 69
Hardware start ----------------------------------------------431
HLDAK --------------------------------------------------------- 88
HLDRQ -------------------------------------------------------- 88
How to read A/D converter characteristics table----447
[I]
I
2
C bus --------------------------------------------------------275
Содержание V850/SB1
Страница 2: ...User s Manual U13850EJ6V0UD 2 MEMO ...