CHAPTER 18 FLASH MEMORY
User’s Manual U13850EJ6V0UD
536
18.5.3 RESET pin
When connecting the reset signals of the dedicated flash programmer to the RESET pin that is connected to the
reset signal generator on-board, conflict of signals occurs. To avoid the conflict of signals, isolate the connection to
the reset signal generator.
When a reset signal is input from the user system in the flash memory programming mode, the programming
operation will not be performed correctly. Therefore, do not input signals other than the reset signals from the
dedicated flash programmer.
Figure 18-10. Conflict of Signals (RESET Pin)
RESET
V850/SB1, V850/SB2
Reset signal generator
Output pin
Conflict of signals
In the flash memory programming mode, the
signal the reset signal generator outputs conflicts
with the signal the dedicated flash programmer
outputs. Therefore, isolate the signals on the
reset signal generator side.
Dedicated flash programmer connection pin
18.5.4 Port pins (including NMI)
When the flash memory programming mode is set, all the port pins except the pins that communicate with the
dedicated flash programmer enter the output high-impedance status. If problems such as disabling output high-
impedance status should occur in the external devices connected to the port, connect them to V
DD
or V
SS
via
resistors.
18.5.5 Other signal pins
Connect X1, X2, XT2, and AV
REF
to the same status as that in the normal operation mode.
18.5.6 Power supply
Supply the power supply as follows:
V
DD
= EV
DD
Supply the same power supply (AV
DD
, AV
SS
, BV
DD
, BV
SS
) as when in normal operation mode.
Содержание V850/SB1
Страница 2: ...User s Manual U13850EJ6V0UD 2 MEMO ...