User’s Manual U13850EJ6V0UD
25
LIST OF FIGURES (6/6)
Figure No.
Title
Page
18-1
Wiring Example of V850/SB1 and V850/SB2 Flash Writing Adapter (FA-100GC-8EU) ............................... 526
18-2
Wiring Example of V850/SB1 and V850/SB2 Flash Writing Adapter (FA-100GF-3BA) ............................... 528
18-3
Environment Required for Writing Programs to Flash Memory .................................................................... 530
18-4
Communication with Dedicated Flash Programmer (UART0) ...................................................................... 530
18-5
Communication with Dedicated Flash Programmer (CSI0) .......................................................................... 531
18-6
Communication with Dedicated Flash Programmer (CSI0
+
HS) ................................................................. 531
18-7
V
PP
Pin Connection Example........................................................................................................................ 533
18-8
Conflict of Signals (Serial Interface Input Pin) .............................................................................................. 534
18-9
Malfunction of Other Device ......................................................................................................................... 535
18-10
Conflict of Signals (RESET Pin) ................................................................................................................... 536
18-11
Procedure for Manipulating Flash Memory................................................................................................... 537
18-12
Flash Memory Programming Mode .............................................................................................................. 538
18-13
Communication Command ........................................................................................................................... 539
19-1
IEBus Transfer Signal Format ...................................................................................................................... 544
19-2
Master Address Field.................................................................................................................................... 545
19-3
Slave Address Field ..................................................................................................................................... 546
19-4
Control Field ................................................................................................................................................. 548
19-5
Telegraph Length Field ................................................................................................................................ 550
19-6
Data Field ..................................................................................................................................................... 551
19-7
Bit Configuration of Slave Status.................................................................................................................. 555
19-8
Configuration of Lock Address ..................................................................................................................... 556
19-9
Bit Format of IEBus ...................................................................................................................................... 557
19-10
IEBus Controller Block Diagram ................................................................................................................... 558
19-11
Interrupt Generation Timing (for (1), (3), and (4)) ......................................................................................... 567
19-12
Interrupt Generation Timing (for (2) and (5)) ................................................................................................ 568
19-13
Timing of INTIE2 Interrupt Generation in Locked State (for (4) and (5)) ...................................................... 568
19-14
Timing of INTIE2 Interrupt Generation in Locked State (for (3))................................................................... 569
19-15
Example of Broadcasting Communication Flag Operation ........................................................................... 573
19-16
Configuration of Interrupt Control Block ....................................................................................................... 584
19-17
Master Transmission .................................................................................................................................... 588
19-18
Master Reception ......................................................................................................................................... 590
19-19
Slave Transmission ...................................................................................................................................... 592
19-20
Slave Reception ........................................................................................................................................... 594
19-21
Master Transmission (Interval of Interrupt Occurrence) ............................................................................... 596
19-22
Master Reception (Interval of Interrupt Occurrence) .................................................................................... 597
19-23
Slave Transmission (Interval of Interrupt Occurrence) ................................................................................. 598
19-24
Slave Reception (Interval of Interrupt Occurrence) ...................................................................................... 599
A-1
100-Pin Plastic LQFP (Fine Pitch) (14
×
14) ................................................................................................ 642
A-2
100-Pin Plastic QFP (14
×
20)...................................................................................................................... 643
Содержание V850/SB1
Страница 2: ...User s Manual U13850EJ6V0UD 2 MEMO ...