CHAPTER 6 CLOCK GENERATION FUNCTION
User’s Manual U13850EJ6V0UD
186
(2) Power save control register (PSC)
This is a specific register. It can be written to only when a specified combination of sequences is used.
For details, see
3.4.9 Specific registers
.
This register can be read/written in 8-bit or 1-bit units.
After reset:
C0H
R/W
Address: FFFFF070H
7
6
5
4
3
<2>
<1>
0
PSC
DCLK1
DCLK0
0
0
0
IDLE
STP
0
DCLK1
DCLK0
Specification of CLKOUT pin’s operation
0
0
Output enabled
0
1
Setting prohibited
1
0
Setting prohibited
1
1
Output disabled (when reset)
IDLE
IDLE mode setting
0
Normal mode
1
IDLE mode
Note 1
STP
STOP mode setting
0
Normal mode
1
STOP mode
Note 2
Notes 1.
When IDLE mode is released, this bit is automatically reset to 0.
2.
When STOP mode is released, this bit is automatically reset to 0.
Caution
The DCLK0 and DCLK1 bits should be manipulated in 8-bit units.
Содержание V850/SB1
Страница 2: ...User s Manual U13850EJ6V0UD 2 MEMO ...