SmartTime Static Timing Analyzer User Guide
89
Note:
The maximum operating frequency may vary slightly with a different version of the Libero software.
Figure 72 · Maximum Delay Analysis View - Summary
16. Select the Register to Register set for my_clk. Observe that only one path is visible, from D2_reg: CLK
to Q_reg:D. This is the only path that propagates a signal (as shown in the figure below).
Figure 73 · Maximum Delay Analysis View - Register to Register
17. Close SmartTime.
18. Close Libero SoC.
Содержание SmartTime
Страница 2: ......
Страница 6: ......
Страница 15: ...SmartTime Static Timing Analyzer User Guide 15 SmartTime Timing Analyzer ...
Страница 31: ...SmartTime Static Timing Analyzer User Guide 31 Advanced Timing Analysis ...
Страница 37: ...SmartTime Static Timing Analyzer User Guide 37 Generating Timing Reports ...
Страница 57: ...SmartTime Static Timing Analyzer User Guide 57 Timing Concepts ...
Страница 66: ...SmartTime Static Timing Analyzer User Guide 66 ...
Страница 91: ...SmartTime Static Timing Analyzer User Guide 91 Q_reg NOT2 end not u1 NOT1 MUX2 not u2 NOT2 NOT1 endmodule ...
Страница 92: ...SmartTime Static Timing Analyzer User Guide 92 Dialog Boxes ...
Страница 118: ...SmartTime Static Timing Analyzer User Guide 118 Tcl Commands ...