![Analog Devices ADuCM355 Скачать руководство пользователя страница 76](http://html1.mh-extra.com/html/analog-devices/aducm355/aducm355_hardware-reference-manual_2939808076.webp)
UG-1262
Rev. B | Page 76 of 312
Bits Bit
Name
Settings Description
Reset Access
1
V1P8HPADCILIMITEN
High Power ADC Input Current Limit. Protects ADC input buffer.
0x1
R/W
0
Disable buffer current limit.
1
Enable buffer current limit. Recommended setting.
0
V1P8HPADCEN
High Power 1.8 V Reference Buffer. Enable for normal ADC conversions.
0x1
R/W
0
Disable 1.8 V high power ADC reference buffer.
1
Enable 1.8 V high power ADC reference buffer.
NUMBER OF REPEAT ADC CONVERSIONS REGISTER
Address: 0x400C21F0, Reset: 0x00000160, Name: REPEATADCCNV
Table 75. Bit Descriptions for REPEATADCCNV
Bits Bit
Name
Settings
Description
Reset Access
[31:5] Reserved
Reserved.
0x00016 R
[4]
NUM
Write 1 to this bit to enable single or continuous conversion.
0x0
R
[3:1] Reserved
Reserved.
0x0 R
0
EN
Enable Repeat ADC Conversions.
0x0
R/W
0
Disable repeat ADC conversions.
1
Enable
repeat
ADC conversions.
BUFFER CONFIGURATION REGISTER
Address: 0x400C238C, Reset: 0x005F3D00, Name: ADCBUFCON
The recommended value for this register is 0x005F3D0F in high power mode and 0x005F3D04 in low power mode.
Table 76. Bit Descriptions for ADCBUFCON
Bits Bit
Name Settings
Description
Reset
Access
[31:4] Reserved
Reserved.
0x0 R
3
CHOPDIS
Configure Offset Cancellation Buffer Chop.
0x0
R/W
0
Enable
chop.
1
Disable
chop.
2
CHOPDIS
Configure ADC Buffer Chop.
0x0
R/W
0
Enable
chop.
1
Disable
chop.
1 CHOPDIS
Configure
PGA
Chop.
0x0
R/W
0
Enable
chop.
1
Disable
chop.
0
Configure Front-End Buffer Chop.
0
Enable
chop.
1
Disable
chop.
CALIBRATION LOCK REGISTER
Address: 0x400C2230, Reset: 0x00000000, Name: CALDATLOCK
Table 77. Bit Descriptions for CALDATLOCK
Bits Bit
Name Settings
Description
Reset
Access
[31:0] KEY
Password for Calibration Data Registers. Prevents overwriting of data
after the calibration phase.
0x0 R/W
0xDE87A5AF
Calibration data registers read/write.