UG-1262
Rev. B | Page 71 of 312
Bits Bit
Name Settings
Description
Reset
Access
[11:8] SINC2OSR
Sinc2
Filter Oversampling Rates.
0x3
R/W
0
22 samples for this OSR setting.
1
44 samples for this OSR setting.
10
89 samples for this OSR setting.
11
178 samples for this OSR setting.
100
267 samples for this OSR setting.
101
533 samples for this OSR setting.
110
640 samples for this OSR setting.
111
667 samples for this OSR setting.
1000
800 samples for this OSR setting.
1001
889 samples for this OSR setting.
1010
1067 samples for this OSR setting.
1011
1333 samples for this OSR setting.
7
AVRGEN
Enable ADC Average Function.
0x0
R/W
0
Disable average.
1
Enable average. Average result feeds to next stage.
6
SINC3BYP
Sinc3 Filter Bypass.
0x0
R/W
0
Sinc3 filter active. Enable sinc3 filter.
1
Bypass sinc3 filter. Raw 800 kHz or 1.6 MHz ADC output data is fed directly to
gain offset adjustment stage. If the sinc3 filter is bypassed, the 200 kHz sine
wave can be handled directly by DFT block without amplitude attenuation. If
the sinc3 filter is bypassed and ADC raw data rate is 800 kHz, the gain offset
block output is used as DFT input.
5 Reserved
Reserved.
0x0
R
4
LPFBYPEN
50 Hz or 60 Hz Low-Pass Filter. Bypass both 50 Hz and 60 Hz notch filter.
0x0
R/W
1
Bypass both 50 Hz notch and 60 Hz notch filters.
0
Enable 50 Hz notch and 60 Hz notch filters. ADC result is written to the
SINC2DAT register.
[3:1] Reserved
Reserved.
0x0 R
0
ADCCLK
ADC Data Rate. Unfiltered ADC output rate.
0x1
R/W
1
800
kHz.
0
1.6 MHz. If ADC sample rate is 1.6 MHz, ADC clock frequency must be 32 MHz.
RAW RESULT REGISTER
Address: 0x400C2074, Reset: 0x00000000, Name: ADCDAT
This register is the ADC result register for raw ADC output or when sinc3 filter options are selected.
Table 65. Bit Descriptions for ADCDAT
Bits Bit
Name
Settings
Description
Reset
Access
[31:16] Reserved
Reserved.
0x0 R
[15:0] DATA
ADC Result. Register contains the ADC conversion result. Depending on user configuration,
result can reflect raw or sinc3 filter outputs. The result is a 16-bit unsigned number.
0x0 R/W
DFT RESULT, REAL PART REGISTER
Address: 0x400C2078, Reset: 0x00000000, Name: DFTREAL
Table 66. Bit Descriptions for DFTREAL
Bits Bit
Name
Settings
Description
Reset
Access
[31:18] Reserved
Reserved.
0x0 R
[17:0] DATA
DFT Real. DFT hardware accelerator returns a complex number. This register returns
the 18-bit real part of the complex number from the DFT result. The DFT result is
represented in twos complement.
0x0 R/W