UG-1262
Rev. B | Page 142 of 312
Bits
Bit Name
Settings Description
Reset
Access
9
INTSEL9
Custom Interrupt 0 Enable.
0x0
R/W
0
Interrupt
disabled.
1
Interrupt
enabled.
8 Reserved
Reserved.
0x0
R/W
7
INTSEL7
Mean IRQ Enable.
0x0
R/W
0
Interrupt
disabled.
1
Interrupt
enabled.
6
INTSEL6
ADC Delta Fail IRQ Enable.
0x0
R/W
0
Interrupt
disabled.
1
Interrupt
enabled.
5
INTSEL5
ADC Maximum Fail IRQ Enable.
0x0
R/W
0
Interrupt
disabled.
1
Interrupt
enabled.
4
INTSEL4
ADC Minimum Fail IRQ Enable.
0x0
R/W
0
Interrupt
disabled.
1
Interrupt
enabled.
3 INTSEL3
Temperature
Result IRQ Enable.
0x0
R/W
0
Interrupt
disabled.
1
Interrupt
enabled.
2
INTSEL2
Sinc2 Filter Result Ready IRQ Enable.
0x0
R/W
0
Interrupt
disabled.
1
Interrupt
enabled.
1
INTSEL1
DFT Result IRQ Enable.
0x0
R/W
0
Interrupt
disabled.
1
Interrupt
enabled.
0
INTSEL0
ADC Result IRQ Enable.
0x0
R/W
0
Interrupt
disabled.
1
Interrupt
enabled.
Interrupt Controller Flag Registers
Address 0x400C3010, Reset: 0x00000000, Name: INTCFLAG0
Address 0x400C3014, Reset: 0x00000000, Name: INTCFLAG1
Table 178. Bit Descriptions for INTCFLAG0 and INTCFLAG1 Registers
Bits
Bit Name
Settings Description
Reset
Access
31 FLAG31
Attempt to Break IRQ Status. This bit is set if a Sequence B request arrives when
Sequence A is running, indicating that Sequence B is ignored.
0x0 R
0
Interrupt not asserted.
1
Interrupt
asserted.
30 Reserved
Reserved.
0x0 R
29
FLAG29
Outlier IRQ Status.
0x0
R
0
Interrupt not asserted.
1
Interrupt
asserted.
28 Reserved
Reserved.
0x0 R
27
FLAG27
Data FIFO Underflow IRQ Status.
0x0
R
0
Interrupt not asserted.
1
Interrupt
asserted.
26
FLAG26
Data FIFO Overflow IRQ Status.
0x0
R
0
Interrupt not asserted.
1
Interrupt
asserted.