![Analog Devices ADuCM355 Скачать руководство пользователя страница 231](http://html1.mh-extra.com/html/analog-devices/aducm355/aducm355_hardware-reference-manual_2939808231.webp)
UG-1262
Rev. B | Page 231 of 312
REGISTER SUMMARY: I
2
C
Table 282. I
2
C Register Summary
Address Name
Description
Reset
Access
0x40003000 MCTL
Master
control
0x0000
R/W
0x40003004 MSTAT
Master
status
0x6000
R
0x40003008
MRX
Master receive data
0x0000
R
0x4000300C
MTX
Master transmit data
0x0000
R/W
0x40003010 MRXCNT
Master
receive data count
0x0000
R/W
0x40003014 MCRXCNT
Master
current
receive data count
0x0000
R
0x40003018 ADR1
First
master
address byte
0x0000
R/W
0x4000301C
ADR2
Second master address byte
0x0000
R/W
0x40003024
DIV
Serial clock period divisor
0x1F1F
R/W
0x40003028 SCTL
Slave
control
0x0000
R/W
0x4000302C SSTAT
Slave
I
2
C status, error, and IRQ
0x0001
R
0x40003030 SRX
Slave
receive
0x0000
R
0x40003034 STX
Slave
transmit
0x0000
R/W
0x40003038 ALT
Hardware
general call ID
0x0000
R/W
0x4000303C
ID0
First slave address device ID
0x0000
R/W
0x40003040
ID1
Second slave address device ID
0x0000
R/W
0x40003044
ID2
Third slave address device ID
0x0000
R/W
0x40003048
ID3
Fourth slave address device ID
0x0000
R/W
0x4000304C
FSTAT
Master and slave FIFO status
0x0000
R/W
0x40003050
SHCTL
Master and slave shared control
0x0000
W
0x40003058
ASTRETCH_SCL
Automatic stretch control for master and slave mode
0x0000
R/W