![Analog Devices ADuCM355 Скачать руководство пользователя страница 299](http://html1.mh-extra.com/html/analog-devices/aducm355/aducm355_hardware-reference-manual_2939808299.webp)
UG-1262
Rev. B | Page 299 of 312
Bits Bit
Name
Settings
Description
Reset
Access
0
The WUT real-time count in CNT1, CNT0, and CNT2 has not risen due to a roll
over.
1
The WUT real-time count currently in CNT1, CNT0, and CNT2 has rolled over
from a value at or within trimming distance of its maximum to a value at or
within trimming distance of its minimum.
4 CNTMOD60ROLLINT
WUT Modulo 60 Count Roll Over Interrupt Source. This bit sticks active high
when the modulo 60 equivalent of the CNT1 and CNT0 count value rolls over
from 59 to zero. Such a roll over event happens every 60 prescaled
increments of the WUT count, or fewer if positive trimming is active.
0x0 R/W1C
0
The modulo 60 value of CNT1 and CNT0 in CNTMOD60 has not rolled over
since this bit was last cleared.
1
The modulo 60 value of CNT1 and CNT0 in CNTMOD60 has rolled over since
this bit was last cleared.
3 CNTROLLINT
WUT Count Roll Over Interrupt Source. This bit sticks active high when the
CNT1 and CNT0 count value rolls over from 2
32
− 1 to zero or is trimmed such
that the trim increment causes the WUT to pass through (potentially
spanning) these maximum and minimum values.
0x0 R/W1C
0
CNT1 and CNT0 have not rolled over since this bit was last cleared.
1
CNT1 and CNT0 have rolled over since this bit was last cleared.
2 Reserved
Reserved.
0x0
R/W1C
1 PSINT
WUT Prescaled Modulo 1 Boundary Interrupt Source. This bit sticks active
high whenever the gated clock that defines the prescaled WUT time unit and
the advancement of the WUT count is activated. For PSINT to cause an
interrupt from the RTC, the corresponding enable bit for the interrupt fan in
the PSINTEN bit in CR1 must be active high. This interrupt source is cleared
by writing 1. Full interrupt capability is available for RTC1.
0x0 R/W1C
0
The prescaled gated clock for the WUT count in CNT1, CNT0, and CNT2 has
not activated since this bit was last cleared.
1
The prescaled gated clock for the WUT count in CNT1, CNT0, and CNT2 has
activated since this bit was last cleared.
0 CNTINT
WUT Count Interrupt Source. CNTINT sticks active high whenever the value
of CNT1 or CN0 changes. Such an event is not the same as the occurrence of
a prescaled WUT time unit (as denoted by PSINT), because the WUT count
can either be redefined or trimmed, which may or may not lead to value
changes. This interrupt source is cleared by writing one to its bit position in SR2.
0x0 R/W1C
0
The value of CNT1 and CNT0 has not changed since this bit was last cleared.
1
The value of CNT1 and CNT0 has changed since this bit was last cleared.
SNAPSHOT 0 REGISTER
Address: 0x40001430, Reset: 0x0000, Name: SNAP0
SNAP0 is a sticky snapshot of the value of CNT0. It is updated at the same time as its counterparts, SNAP1 and SNAP2, thereby
overwriting any previous values of SNAP1, SNAP0, and SNAP2. This updating and overwriting occurs when the CPU writes a snapshot
request key of 0x7627 to GWY.
Table 390. Bit Descriptions for SNAP0
Bits Bit
Name
Settings
Description
Reset Access
[15:0] VALUE
Contains a Sticky Snapshot of CNT0. This channel takes a sticky snapshot of the 47-bit
WUT count in CNT1, CNT0, and CNT2 and stores it in SNAP1, SNAP0, and SNAP2,
respectively.
0x0 R