![Analog Devices ADuCM355 Скачать руководство пользователя страница 143](http://html1.mh-extra.com/html/analog-devices/aducm355/aducm355_hardware-reference-manual_2939808143.webp)
UG-1262
Rev. B | Page 143 of 312
Bits
Bit Name
Settings Description
Reset
Access
25
FLAG25
Data FIFO Threshold IRQ Status.
0x0
R
0
Interrupt not asserted.
1
Interrupt
asserted.
24 FLAG24
Data
FIFO
Empty IRQ Status.
0x0
R
0
Interrupt not asserted.
1
Interrupt
asserted.
23
FLAG23
Data FIFO Full IRQ Status.
0x0
R
0
Interrupt not asserted.
1
Interrupt
asserted.
[22:18] Reserved
Reserved.
0x0 R
17
FLAG17
Sequencer Timeout Error IRQ Status.
0x0
R
0
Interrupt not asserted.
1
Interrupt
asserted.
16
FLAG16
Sequencer Timeout Finished IRQ Status.
0x0
R
0
Interrupt not asserted.
1
Interrupt
asserted.
15
FLAG15
End of Sequence IRQ Status.
0x0
R
0
Interrupt not asserted.
1
Interrupt
asserted.
14 Reserved
Reserved.
0x0 R
13
FLAG13
Bootload Done IRQ Status.
0x0
R
0
Interrupt not asserted.
1
Interrupt
asserted.
12
FLAG12
Custom Interrupt 3 Status.
0x0
R
0
Interrupt not asserted.
1
Interrupt
asserted.
11
FLAG11
Custom Interrupt 2 Status.
0x0
R
0
Interrupt not asserted.
1
Interrupt
asserted.
10
FLAG10
Custom Interrupt 1 Status.
0x0
R
0
Interrupt not asserted.
1
Interrupt
asserted.
9
FLAG9
Custom Interrupt 0 Status.
0x0
R
0
Interrupt not asserted.
1
Interrupt
asserted.
8 Reserved
Reserved.
0x0 R
7
FLAG7
Mean IRQ Status.
0x0
R
0
Interrupt not asserted.
1
Interrupt
asserted.
6 FLAG6
ADC Delta Fail IRQ Status. When this bit is set, it indicates that the difference between two
consecutive ADC results is greater than the value specified by the ADCDELTA register. If
this bit is clear, it indicates that no difference between two consecutive ADC values
greater than the limit is detected since the last time this bit was cleared.
0x0 R
0
Interrupt not asserted.
1
Interrupt
asserted.
5 FLAG5
ADC Maximum Fail IRQ Status. When this bit is set, it indicates that an ADC result is
above the maximum value specified by the ADCMAX register. If this bit is clear, it
indicates that no ADC value above the maximum is detected.
0x0 R
0
Interrupt not asserted.
1
Interrupt
asserted.