TMP92CF30
2009-06-12
92CF30-286
Figure 3.14.3 SIO1 Block Diagram
Selector
φ
T0
φ
T2
φ
T8
φ
T32
SC1MOD0
<SC1:0>
Receive buffer 1 (Shift register)
RXDCLK
SC1MOD0
<CTSE>
Pr
escaler
Selector
TA1TRG
(from TMRA0)
UART
mode
BR1CR
<BR1S3:0>
Baud rate generator
Selector
SC1MOD0
<SM1:0>
Selector
÷
2
I/O interface mode
SC1CR
<IOC>
Receive counter
(UART only
÷
16)
Transmision
counter
(UART only
÷
16)
Receive
control
Transmission
control
INTRX1
INTTX1
Receive buffer 2 (SC0BUF)
RB8
Error flag
SC1CR
<OERR> <PERR> <FERR>
Serial channel
interrupt control
TB8
CTS1
TXD1
Transmission buffer (SC1BUF)
RXD1
TXDCLK
SC1MOD0
<WU>
f
IO
SC1MOD0
<RXE>
SCLK1 output
SCLK1 input
SIOCLK
Internal data bus
Parity control
SC1CR
<PE>
<EVEN>
Serial clock generation circuit
BR1CR<BR1CK1:0>
BR1ADD
<BR1K3:0>
BR1CR
<BR1ADDE>
I/O interface mode
φ
T0
2
64
4 8 16 32
Prescaler
φ
T2
φ
T8
φ
T32
INT request
Summary of Contents for TLCS-900/H1 Series
Page 652: ...TMP92CF30 2009 06 12 92CF30 650 ...