TMP92CF30
2009-06-12
92CF30-98
Port 6 register
7 6 5 4 3 2 1 0
bit
Symbol P67 P66 P65 P64 P63 P62 P61 P60
Read/Write R/W
P6
(0018H)
System
Reset State
Data from external port (Output latch register is cleared to “0”)
Port 6 Control register
7 6 5 4 3 2 1 0
bit
Symbol P67C P66C P65C P64C P63C P62C P61C P60C
Read/Write W
System
Reset State
0 0 0 0 0 0 0 0
P6CR
(001AH)
Function
0:Input 1:Output
Port 6 Function register
7 6 5 4 3 2 1 0
bit Symbol
P67F
P66F
P65F
P64F P63F P62F P61F P60F
Read/Write W
System
Reset State
1 1 1 1 1 1 1 1
P6FC
(001BH)
Function
0: Port 1:Address bus (A16 to A23)
Port 6 Drive buffer register
7 6 5 4 3 2 1 0
bit
Symbol P67D P66D P65D P64D P63D P62D P61D P60D
Read/Write
R/W
System
Reset State
1 1 1 1 1 1 1 1
Hot Reset
State
−
−
−
−
−
−
−
−
P6DR
(0086H)
Function
Input/Output buffer drive register for standby mode
Note: A read-modify-write operation cannot be performed for P6CR, P6FC.
Figure 3.7.8 Register for Port 6
Summary of Contents for TLCS-900/H1 Series
Page 652: ...TMP92CF30 2009 06 12 92CF30 650 ...