TMP92CF30
2009-06-12
92CF30-4
Figure 1.1 Block Diagram of TMP92CF30
(PY)P97
IX
IY
IZ
SP
L
H
E
D
C
B
A
W
XSP
XIZ
XIY
XIX
XHL
XDE
XBC
XWA
900/H1 CPU
F
SR
32bit
P C
144KB RAM
SERIAL I/O
SIO0
(RXD1,RXD0) P91
(TXD1,TXD0) P90
RESET
AM [1:0]
10-bit 6ch
AD
Converter
VREFH, VREFL
AVCC, AVSS
(AN3, MY, ADTRG)PG3
(AN2, MX)PG2
(AN0 to AN1)PG0 to PG1
8BIT TIMER
(TIMERA0)
8BIT TIMER
(TIMERA1)
(TA1OUT, MLDALM)
8BIT TIMER
(TIMERA2)
8BIT TIMER
(TIMERA3)
16BIT TIMER
(TIMERB0)
WATCH-DOG TIMER
X1
H-OSC
X2
Clock gear
Interrupt
Controller
MMU
(TB0OUT0) PP6
XT1
L-OSC
XT2
(PX, INT4)P96
Touch screen
I/F
(TSI)
(SDA) PV6
(SCL) PV7
SDRAM
Controller
(SDCLK)PF7
( SDRAS , SRLLB )PJ0
( SDCAS , SRLUB )PJ1
( SDWE , SRWR )PJ2
(SDLLDQM)PJ3
(SDLUDQM)PJ4
(SDCKE)PJ7
PORT8
PORT1
PORT6
P10 to P17 (D8 to D15)
PORT7
P70 (
RD
)
P73 (EA24)
P74 (EA25)
P75(R/
W
, NDR/
B
)
P76 (
WAIT
)
RTC
MELODY/
ALARM-OUT
KEY-BOARD
I/F
PA0 to PA7 (KI0 to KI7)
PN0 to PN7 (KO0 to KO7)
PC7 (KO8)
PM2 (
ALARM
,
MLDALM
)
PLL
NAND-FLASH
I/F (2ch)
SBI (I
2
Cbus)
SPI
Controller
(SPDO) PR1
(SPDI) PR0
(SPCLK) PR3
( SPCS ) PR2
I
2
S
(I
2
S0)
(I2S0DO) PF1
(I2S0CKO) PF0
(I2S0WS) PF2
(TA0IN, INT1) PC1
D+
D -
USB
Controller
(X1D4, X1USB) PX5
PC0 (INT0)
PC2 (INT2)
P71 (
WRLL
,
NDRE
)
P72 (
WRLU
,
NDWE
)
P86 (
CSZD
,
CE
0
ND
)
P87 (CSXB,
CE
1
ND
)
PJ5 (NDALE,
SRULB
)
PJ6 (NDCLE,
SRUUB
)
PORTM
PM7
DVCC3A [8]
DVCC1C [1]
DVSS1C [1]
MAC
DMAC
PORT5
PORT4
P60 to P67 (A16 to A23)
P50 to P57 (A8 to A15)
P40 to P47 (A0 to A7)
PL0 to PL7 (D16 to D23)
PT0 to PT7 (D24 to D31)
PORTL
PORTT
NMI
PORTC
PC4 (EA26, SPDI)
PC5 (EA27, SPDO)
PC6 (EA28, SPCLK)
16BIT TIMER
(TIMERB1)
8BIT TIMER
(TIMERA4)
8BIT TIMER
(TIMERA5)
8BIT TIMER
(TIMERA6)
8BIT TIMER
(TIMERA7)
(TA2IN, INT3) PC3
PP5
P80 (
0
CS
)
P81 (
1
CS
,
SDCS
)
P82 (
2
CS
,
CSZA
,
SDCS
)
P83 (
3
CS
,
CSXA
)
(AN4, AN5) PG4 to PG5
PORTK
PK0 to PK7
DVCC1A [4]
DVCC1B [1]
DVSSCOM [8]
D0 to D7
(TA7OUT, INT5, TXD1, TXD0) PP3
(TB0IN0, INT6, RXD1, RXD0) PP4
Summary of Contents for TLCS-900/H1 Series
Page 652: ...TMP92CF30 2009 06 12 92CF30 650 ...