TMP92CF30
2009-06-12
92CF30-460
(k)
RXE
In the UNIT–mode reception, writing a “1” to this bit enables the reception of only
one UNIT-size data.
When reading the receive data register (SPIRD) while this bit is kept enabled, one
more UNIT data is additionally received.
In Sequential mode, writing a “1” to this bit enables the sequential data reception
until the 32-byte FIFO buffer becomes full. The state of this bit can be changed even
during the data reception. If this bit is cleared to “0” during a data reception, the
reception is stopped after completing the reception of the UNIT data currently being
received.
[Data Transmission/Reception Modes]
This SPI Controller supports six operating modes as listed below.
These are specified by the FDPXE, RXMOD, RXE, TXMOD, TXE bits.
Table 3.17.2 Data Transmission Reception Modes
Bit Settings
Operating Mode
<FDPXE> <TXMOD>
<TXE>
<RXMOD>
<RXE>
Description
(1) UNIT transmission
0
0
1
x
x
Transmit the SPITD data per UNIT
(2) Sequential transmission
0
1
1
x
x
Transmit the FIFO data sequentially
(3) UNIT reception
0
x
x
0
1
Receive only one UNIT-size data
(4) Sequential reception
0
x
x
1
1
Automatically receive data if FIFO buffer
has any empty space
(5) UNIT transmission and
reception
1
0
1
0
1
Transmit/receive one UNIT-size data with
the addresses of transmit/receive data
aligned on UNIT-size boundaries
(6)Sequential transmission
and reception
1
1
1
1
1
Transmit/receive data sequentially with the
addresses of transmit/receive data aligned
on UNIT-size boundaries
x: Don’t care
Summary of Contents for TLCS-900/H1 Series
Page 652: ...TMP92CF30 2009 06 12 92CF30 650 ...