TMP92CF30
2009-06-12
92CF30-92
Port 1 register
7 6 5 4 3 2 1 0
bit
Symbol P17 P16 P15 P14 P13 P12 P11 P10
Read/Write R/W
P1
(0004H)
System
Reset State
Data from external port (Output latch register is cleared to “0”)
Port 1 Control register
7 6 5 4 3 2 1 0
bit
Symbol P17C P16C P15C P14C P13C P12C P11C P10C
Read/Write W
System
Reset State
0 0 0 0 0 0 0 0
P1CR
(0006H)
Function
0: Input 1: Output
Port 1 Function register
7 6 5 4 3 2 1 0
bit
Symbol
P1F
Read/Write
W
System
Reset State
1
P1FC
(0007H)
Function
0: Port
1:Data bus
(D8 to D15)
Port 1 Drive register
7 6 5 4 3 2 1 0
bit
Symbol P17D P16D P15D P14D P13D P12D P11D P10D
Read/Write
R/W
System
Reset State
1 1 1 1 1 1 1 1
P1DR
(0081H)
Function
Input/Output buffer drive register for standby mode
Note: A read-modify-write operation cannot be performed for P1CR, P1FC.
Figure 3.7.2 Register for Port1
Summary of Contents for TLCS-900/H1 Series
Page 652: ...TMP92CF30 2009 06 12 92CF30 650 ...