TMP92CF30
2009-06-12
92CF30-374
3.16.3.20 Request Mode Register
This register sets the answer for Class Request either automatically in hardware or
by control through software. Each bit represents a kind of request.
When relevant bit in this register is set to “0”, the answer is executed automatically
by hardware. When relevant bit in this register is set to “1”, the answer is controlled
by software. If request is received during hardware control, interrupt signal
(INT_SETUP, INT_EP0, INT_STAS, INT_STATUSN) is set to disable. If a request is
received during software control, the interrupt signal is asserted, and it is controlled
by software.
7 6
5
4
3
2
1
0
bit Symbol
Soft_Reset G_Port_Sts
G_DeviceId
Read/Write
R/W R/W R/W
Request Mode
(07D9H)
Reset State
0
0
0
Note: the TMP92CF30 doed not use this register since it does not support printer-class.
-
Soft_Reset
G_Port_Sts
G_Config
-
(Bit 7) : Reserved
(Bit 6) : SOFT_RESET
(Bit 5) : GET_PORT_STATUS
(Bit 4) : GET_DEVICE_ID
(Bit 3 to 0) : Reserved
Note1: SET_ADDRESS request is supported only by auto-answer .
Note2: SET_DESCRIPTOR and SYNCH_FRAME are controlled only by software .
Note3: Vendor Request and Class Request (Printer Class and so on) are controlled only by software.
Note4: INT_SETUP, EP0, STAS and STASN interrupts assert only when it is software-control.
Summary of Contents for TLCS-900/H1 Series
Page 652: ...TMP92CF30 2009 06 12 92CF30 650 ...