TMP92CF30
2009-06-12
92CF30-512
3.21.1 Block Diagram
Figure 3.21.1MLD Block Diagram
MELFH, MELFL register
Comparator (CP0)
12bit counter (UC0)
F/F
[Melody Generator]
Edge
detectior
ALMINT
<IALM4E:0E>
15bit conter (UC1)
8bit counter
(UC2)
Alarm wave form
generator
ALM register
Invert
MELALMC
<ALMINV>
Selector
ALMOUT
MELOUT
MELALMC<FC1:0>
Internal data bus
Reset
MELFH
<MELON>
Stop and Clear
Low-speed
clock
Invert
MELOUT
[Alarm Generator]
Internal data bus
Reset
INTALM0 (8192Hz)
INTALM1 (512 Hz)
INTALM2 (64 Hz)
INTALM3 (2 Hz)
INTALM4 (1 Hz)
MLDALM pin
4096 Hz
Clear
MELALMC
<MELALM>
INTALM
Summary of Contents for TLCS-900/H1 Series
Page 652: ...TMP92CF30 2009 06 12 92CF30 650 ...