TMP92CF30
2009-06-12
92CF30-364
3.16.3.13 EPx_STATUS Register (x: 0 to 7)
These registers are status registers for each endpoint. The <SUSPEND> is common
to all endpoints.
7 6 5 4 3 2 1 0
bit Symbol
TOGGLE
SUSPEND
STATUS[2]
STATUS[1]
STATUS[0] FIFO_DISABLE STAGE_ERR
Read/Write
R R
R
R R R R
Reset State
0 0
1
1 1 0 0
EP0_STATUS
(0790H)
7 6 5 4 3 2 1 0
bit Symbol
TOGGLE
SUSPEND
STATUS[2]
STATUS[1]
STATUS[0] FIFO_DISABLE STAGE_ERR
Read/Write
R R
R
R R R R
Reset State
0 0
1
1 1 0 0
EP1_STATUS
(0791H)
7 6 5 4 3 2 1 0
bit Symbol
TOGGLE
SUSPEND
STATUS[2]
STATUS[1]
STATUS[0] FIFO_DISABLE STAGE_ERR
Read/Write
R R
R
R R R R
Reset State
0 0
1
1 1 0 0
EP2_STATUS
(0792H)
7 6 5 4 3 2 1 0
bit Symbol
TOGGLE
SUSPEND
STATUS[2]
STATUS[1]
STATUS[0] FIFO_DISABLE STAGE_ERR
Read/Write
R R
R
R R R R
Reset State
0 0
1
1 1 0 0
EP3_STATUS
(0793H)
7 6 5 4 3 2 1 0
bit Symbol
TOGGLE
SUSPEND
STATUS[2]
STATUS[1]
STATUS[0] FIFO_DISABLE STAGE_ERR
Read/Write
R R
R
R R R R
Reset State
0 0
1
1 1 0 0
EP4_STATUS
(0794H)
7 6 5 4 3 2 1 0
bit Symbol
TOGGLE
SUSPEND
STATUS[2]
STATUS[1]
STATUS[0] FIFO_DISABLE STAGE_ERR
Read/Write
R R
R
R R R R
Reset State
0 0
1
1 1 0 0
EP5_STATUS
(0795H)
7 6 5 4 3 2 1 0
bit Symbol
TOGGLE
SUSPEND
STATUS[2]
STATUS[1]
STATUS[0] FIFO_DISABLE STAGE_ERR
Read/Write
R R
R
R R R R
Reset State
0 0
1
1 1 0 0
EP6_STATUS
(0796H)
7 6 5 4 3 2 1 0
bit Symbol
TOGGLE
SUSPEND
STATUS[2]
STATUS[1]
STATUS[0] FIFO_DISABLE STAGE_ERR
Read/Write
R R
R
R R R R
EP7_STATUS
(0797H)
Reset State
0 0
1
1 1 0 0
Note: EP4, 5, 6 and 7_STATUS registers are not used in the TMP92CF30.
TOGGLE Bit (Bit6)
0:
TOGGLE
Bit0
1:
TOGGLE
Bit1
This bit shows status of toggle sequence bit.
SUSPEND (Bit5)
0:
RESUME
1:
SUSPEND
This bit shows status of UDC power management.
In the SUSPEND status, access to UDC is limited.
For details, refer to 3.16.9.
Summary of Contents for TLCS-900/H1 Series
Page 652: ...TMP92CF30 2009 06 12 92CF30 650 ...