TMP92CF30
2009-06-12
92CF30-237
3.12.1 Block Diagram
Figure 3.12.1 TMRA01 Block Diagram
φ
T1
φ
T16
φ
T256
8-bit comparato
r
(CP1)
8-bit up counter
(CP0)
8-bit up counter
(UC0)
2
n
Ov
er
flow
8-bit up counter
(UC1)
Ti
mer
flip-
flop
TA1FF
Match
detect
Match detect
8-bit timer
register
TA1REG
φ
T1
φ
T4
φ
T16
512
256
128
64
32
16
8
4
2
φ
T1
φ
T4
φ
T16
φ
T256
Run/clea
r
Pr
escale
r
TA01MOD
<TA0CLK1:0>
Pr
escale
r
clock
φ
T0
TMR
TA01RUN<
TA0
RUN>
Selecto
r
8-bit timer regist
er
TA0REG
TA01MOD
<PWM01:00>
TA01MOD
<TA01M1:0>
TMRA0
Interrup
t output:
INTTA0
TMRA0
Interrup
t output:
TA0TR
G
TA01MOD
<TA1CLK1:0>
TA01RUN<
TA1
RUN>
TA1FF
CR
Ti
mer fl
ip
-fl
op
output: TA1
O
UT
TMRA1
Interrup
t output:
INTTA1
Internaldata bus
TA01RUN
<TA0RDE>
TA01RUN
<TA01PRUN>
Selecto
r
Internal data bus
T
A
0TRG
Register
buffer 0
External input
clock: T
A0IN
Summary of Contents for TLCS-900/H1 Series
Page 652: ...TMP92CF30 2009 06 12 92CF30 650 ...