TMP92CF30
2009-06-15
92CF30-164
RDTMGCR0/1<BnTCRS1:BnTCRS0>
00
TCRS
=
0.5
×
1/f
SYS
(Default)
01
TCRS
=
1.5
×
1/f
SYS
10
TCRS
=
2.5
×
1/f
SYS
11
TCRS
=
3.5
×
1/f
SYS
TCRS:The delay from CSn to RD,SRxxB.
Note1: Wait states (TWs) are inserted as specified by the BnCSL register. No TW is inserted if the number of wait
state is specified as zero.
Note2: Above diagram shows case of 32-bit bus access.
A23 to A0
CSn
R/
W
T1
T2
SDCLK
(80MHz)
RD
SRxxB
Input
D31 to D0
Read
cycle
T3
Tn
TAC
TCRS
TCRH
Tn-1
WRxx
SRWR
SRxxB
D31 to D0
TCWS
TCWH
TAC
Output
Tn-2
Write
cycle
Output
TCWS
TW
Summary of Contents for TLCS-900/H1 Series
Page 652: ...TMP92CF30 2009 06 12 92CF30 650 ...