TMP92CF30
2009-06-12
92CF30-482
The following shows how written data is output under various conditions.
When I2S0CTL<WLVL0> = “0”
When I2S0CTL<WLVL0> = “1”
Note: In case of using monaural setting, and change right / left: I2S0CTL<WLVL0>, data output order change off 1'st
data and 2'nd data. when Monaural is set, it is renewed to the next data after the same-data is transmitted two
times.
I2S0BUF register
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
MSB-first 16 bits
LSB-first 16 bits
Output order
MSB-first 8 bits
LSB-first 8 bits
MSB-first 16 bits
LSB-first 16 bits
MSB-first 8 bits
LSB-first 8 bits
2’nd Data
1’st Data
4’th Data
3’rd Data
2’nd Data
1’st Data
1’st Data
2’nd Data
1’st Data
2’nd Data
3’rd Data
4’th Data
I2S0BUF register
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
MSB-first 16 bits
LSB-first 16 bits
Output order
MSB-first 8 bits
LSB-first 8 bits
MSB-first 16 bits
LSB-first 16 bits
MSB-first 8 bits
LSB-first 8 bits
2’nd Data
1’st Data
4’th Data
3’rd Data
2’nd Data
1’st Data
1’st Data
2’nd Data
1’st Data
2’nd Data
3’rd Data
4’th Data
Summary of Contents for TLCS-900/H1 Series
Page 652: ...TMP92CF30 2009 06 12 92CF30 650 ...