TMP92CF30
2009-06-12
92CF30-21
3.3.6 NMI Pin Added
In the TMP92CF30, the
TEST
pin is newly added. This pin must always be fixed to high
level.
TMP92CF30 is added the external 32bit bus function. The newly added the external
32bit bus function cannot be supported development tools using TMP92CF26A.
Please use
NMI
pin for BREAK function etc, if ROM emulator is used for development.
3.3.7 Port L Function Added
Port L is an output-only port in the TMP92CZ26A/CF26A, whereas the TMP92CF30
allows Port L to be used as an input or output. In the TMP92CF30, Port L is set as an
input immediately after a system reset. If an ICE using the TMP92CF26A is used for
development and debugging, this new function cannot be used.
3.3.8 X1D4 Pin Added
In the TMP92CF30, a new Port PX5 function is added for outputting a clock that is 1/1,
1/2, 1/4 or 1/8 of the oscillation frequency of the X1 and X2 pins. If an ICE using the
TMP92CF26A is used for development and debugging, this function cannot be used.
3.3.9 SPI Controller Function Added
In the TMP92CZ26A/CF26A, the SPI control signals are multiplexed with Port PR. In
the TMP92CF30, the SPI control signals are multiplexed with Port PR and Port PC
(excluding the
SPCS
signal). If an ICE using the TMP92CF26A is used for development
and debugging, registers asociated with the following new functions cannot be debugged.
・
Output the SPCLK signal from the PC6 pin
・
Output the SPDO signal from the PC5 pin
・
Input the SPDI signal from the PC4 pin
For details, refer to the chapter on the SPI controller.
SPCLK
SPCS
SPDO
SPDI
PR3
PR1
PR0
PR2
TMP92CZ26A/CF26A
SPCLK
SPCS
SPDO
SPDI
PR3 or PC6
PR1 or PC5
PR0 or PC4
PR2
TMP92CF30
Summary of Contents for TLCS-900/H1 Series
Page 652: ...TMP92CF30 2009 06 12 92CF30 650 ...