TMS320C62x/C67x Opcode Map
3-10
Figure 3–1. TMS320C62x/C67x Opcode Map
31
29 28 27
23 22
18 17
creg
z
dst
13 12 11
5
4
3
2
1
0
x
op
1
1
0
s
p
Operations on the .L unit
3
5
5
5
7
src 2
src 1/cst
31
29 28 27
23 22
18 17
creg
z
dst
src2
13 12 11
5
4
3
2
1
0
x
op
0
0
0
s
p
Operations on the .M unit
3
5
5
5
5
7
6
0
0
src 1/cst
31
29 28 27
23 22
18 17
creg
z
dst
13 12
5
4
3
2
1
0
op
0
0
0
s
p
Operations on the .D unit
3
5
5
5
6
7
6
1
0
src 2
src 1/cst
31
29 28 27
23 22
creg
z
dst/src
4
3
2
1
0
1
1
s
p
Load/store with 15-bit offset on the .D unit
3
5
15
6
ld/st
ucst15
7
8
y
3
Load/store baseR + offsetR/cst on the .D unit
31
29 28 27
23 22
18 17
creg
z
dst/src
13 12
9
8
7
6
4
3
2
1
0
mode
r
y
ld/st
0
1
s
p
3
5
5
5
4
3
baseR
offsetR/ucst5
31
29 28 27
23 22
18 17
creg
z
dst
13 12
5
4
3
2
1
0
op
0
0
0
s
p
Operations on the .S unit
3
5
5
5
6
6
1
11
x
src1/cst
src 2
31
29 28 27
23 22
creg
z
dst
7
6
4
3
2
1
0
cst
0
0
s
p
3
5
16
5
1
0
1
ADDK on the .S unit