Index
Index-5
interrupt detection and processing
actions taken during nonreset
actions taken during RESET
figure
interrupt enable register (IER)
polling
interrupt flag, setting
interrupt flag register (IFR)
description
figure
maskable interrupts
overview
polling
reading from
writing to
interrupt performance
frequency
latency
overhead
interrupt pipeline interaction
branching
code parallelism
memory stalls
multicycle NOPs
interrupt return pointer (IRP)
interrupt service fetch packet (ISFP)
interrupt service table (IST)
figure
relocation of
interrupt service table pointer (ISTP)
7-23, 7-26
description
description of fields
figure
overview
interrupt set register (ISR)
figure
interrupts
branching
clearing
control
detection
globally disabling
globally enabling
list of control registers
nesting
overview
performance considerations
priorities
processing
programming considerations
setting
signals used
traps
types of
INTSP instruction
INTSPU instruction
INUM3–INUM0 signals
INVAL fields
FADCR
FAUCR
FMCR
invoking a trap
IRP.
See interrupt return pointer (IRP)
ISFP.
See interrupt service fetch packet (ISFP)
ISR.
See interrupt set register (ISR)
IST.
See interrupt service table (IST)
ISTB field
ISTP.
See interrupt service table pointer (ISTP)
L
.L functional units
.L unit hazards
ADDDP instruction
4-cycle .L-unit instruction hazards
INTDP instruction
single-cycle instruction
SUBDP instruction
latency
fixed-point instructions
floating-point instructions
LDB instruction
15-bit constant offset
5-bit unsigned constant offset or register
offset
using circular addressing
LDBU instruction
15-bit constant offset
5-bit unsigned constant offset or register
offset
LDDW instruction
instruction with long write instruction
hazards
LDH instruction
15-bit constant offset
5-bit unsigned constant offset or register
offset