Index
Index-3
DCC field (CSR)
decode pipeline stage
decoding instructions
delay slots
description
fixed-point instructions
floating-point instructions
stores
DEN1,DEN2 fields
FADCR
FAUCR
FMCR
detection of interrupts
digital signal processors (DSPs)
direct memory access (DMA) controller
disabling an individual interrupt
disabling maskable interrupts globally
DIV0 fields (FAUCR)
double-precision data format
DP compare instructions
.S-unit instruction hazards
execution
figure of phases
pipeline operation
DP pipeline phase
DPINT instruction
DPSP instruction
DPTRUNC instruction
E
E1 phase program counter (PCE1)
E1–E5 (or E10) pipeline phases
E1–E5 pipeline phases
EMIF.
See external memory interface (EMIF)
EN field (CSR)
enabling an individual interrupt
enabling maskable interrupts globally
execute packet
multicycle NOPs in
parallel operations
performance considerations (’C67x)
pipeline operation
execute phases of the pipeline
figure
execution notations
fixed-point instructions
floating-point instructions
execution table
ADDDP/SUBDP
INTDP
MPYDP
MPYI
MPYID
EXT instruction
external memory interface (EMIF)
EXTU instruction
F
FADCR.
See floating-point adder configuration
register (FADCR)
FAUCR.
See floating-point auxiliary configuration
register (FAUCR)
fetch packet (FP)
fetch phases of the pipeline
fetch pipeline phase
fetch pipline phase
TMS320C62x
TMS320C67x
fixed-point instruction set
flag, interrupt
floating-point instruction constraints
floating-point instruction set
floating-point adder configuration register
(FADCR)
floating-point auxiliary configuration register
(FAUCR)
floating-point multiplier configuration register
(FMCR)
floating-point field definitions
double-precision
single-precision
floating-point operands
double precision
single precision
FMCR.
See floating-point multiplier configuration
register (FMCR)
4-cycle instructions
.L-unit instruction hazards
.M-unit instruction hazards
execution