Index
Index-9
pipeline operation
SMPY instruction
SMPYH instruction
SMPYHL instruction
SMPYLH instruction
SPDP instruction
SPINT instruction
SPTRUNC instruction
SSHL instruction
SSUB instruction
STB instruction
15-bit offset
register offset or 5-bit unsigned constant
offset
using circular addressing
STH instruction
15-bit offset
register offset or 5-bit unsigned constant
offset
using circular addressing
store address generation, syntax
store instructions
conflicts
.D-unit instruction hazards
execution block diagram
figure of phases
pipeline operation
syntax for indirect addressing
using circular addressing
using linear addressing
store or load to the same memory location,
rules
store paths
STW instruction
15-bit offset
register offset or 5-bit unsigned constant
offset
using circular addressing
SUB instruction
SUB2 instruction
SUBAB instruction
SUBAH instruction
SUBAW instruction
SUBC instruction
SUBDP instruction
.L-unit instruction hazards
execution
figure of phases
pipeline operation
SUBSP instruction
subtract instructions
using circular addressing
using linear addressing
SUBU instruction
T
timers
TMS320 family
advantages
applications
history
overview
TMS320C62x devices
architecture
block diagram
features
options
performance
TMS320C67x devices
architecture
block diagram
features
options
performance
traps
2-cycle DP instructions
.S-unit instruction hazards
execution
figure of phases
pipeline operation
V
VelociTI architecture
VLIW (very long instruction word) architecture
X
XOR instruction
Z
ZERO instruction