LDB(U)/LDH(U)/LDW
Load From Memory With a 5-Bit Unsigned Constant Offset or Register Offset
3-70
Example 5
LDW .D1
*++A4[1],A6
Before LDW
1 cycle after LDW
5 cycles after LDW
A4
0000 0100h
A4
0000 0104h
A4
0000 0104h
A6
1234 5678h
A6
1234 5678h
A6
0217 6991h
AMR
0000 0000h
0000 0000h
AMR
0000 0000h
mem
104h
0217 6991h
mem
104h
0217 6991h
mem
104h
0217 6991h