121
6.7.2 MUL - R&DIV - R
Input/output Operand
Data type
IN1, IN2
VD, ID, QD, MD, SMD, SD, LD, AC,constant, *VD, *LD, *AC
Real number
OUT
VD, ID, QD, MD, SMD, SD, LD, AC, *VD, *LD, *AC
Real number
MUL - R:
IN1 multiplied by IN2, the result is put into the
output buffer.
DIV - R:
IN1 divided by IN2,
the result is put into the output
buffer.
IN1, IN2, and OUT are 32 bits of real numbers.
In LAD and FBD
:
IN1 * IN2 = OUT
IN1 / IN2 = OUT
error conditions:
SM1.1
Overflow
SM1.3
The divisor is 0
Special memory bit:
SM1.0
Zero result
SM1.1
Overflow
SM1.2
Negative result
SM1.3
The divisor is 0
Summary of Contents for PR-12 Series
Page 26: ...19 1 xLogic CPU PR 12 Series CPU PR 14 and PR 18 series 1 PR 18 CPU 2 PR E extension...
Page 27: ...20 PR 24 series...
Page 47: ...40 5 3 Instruction tree...
Page 58: ...51 5 3 10 Instructions Instructions will be explained in detail in the instructions section...
Page 93: ...86 2 Enter the illegal real number Example...
Page 127: ...120 Example...
Page 139: ...132 Special memory bit SM1 0 Zero result SM1 1 overflow SM1 2 Negative result Example...
Page 149: ...142 Example...
Page 152: ...145 Example ATCH instruction only needs to be connected once...
Page 154: ...147 Example...
Page 175: ...168...
Page 217: ...210 Example Four arithmetic operation Main program...
Page 218: ...211 Subroutine...
Page 252: ...245 10 8 Example of serial port free port communication Program 1...
Page 254: ...247 10 9 Example of CAN free port...
Page 258: ...251 Conversion of Process quantity and set value unit...