Index
VME-MXI-2 User Manual
Index-6
© National Instruments Corporation
I
I1[15:0] bits, 4-38
I2[31:0] bits, 4-39
I3[15:0] bits, 4-40
I4[31:0] bits, 4-41
I5[15:0] bits, 4-42
I6[31:0] bits, 4-43
I7[15:0] bits, 4-44
ILVL[2:0] bits, 4-49
incompatibilities between VME-MXI and
VME-MXI-2, D-1 to D-5
configuration switches and
jumpers, D-2
hard reset, D-5
local interrupt conditions, D-4
MXIbus connector, D-1
required memory space, D-3
soft reset, D-5
sysfail inhibit, D-3
VME-MXI-2 Status/Control Register
(VMSR/VMCR), D-3 to D-4
VXIbus model code, D-3
installation. See also configuration.
connecting MXIbus cable, 3-13
damage from electrostatic discharge
(warning), 3-1
general instructions, 3-12
requirements for VXI-MXI-2
interfaces, 5-4
INT bit, 4-77
INTDIR[7:1] bits, 4-20
INTEN[7:1] bits, 4-19
interlocked arbitration mode, 6-5 to 6-6, B-9
intermodule signaling, VME-MXI-2,
3-4 to 3-5
interrupt and utility signal circuitry, 2-7
interrupt and utility signal transceivers
MXI-2, 2-7
VMEbus, 2-7
interrupt incompatibilities between
VME-MXI and VME-MXI-2, D-4
INTLCK bit
enabling interlocked arbitration
mode, 6-6
VME-MXI-2 Control Register
(VMCR), 4-30
VME-MXI-2 Status Register
(VMSR), 4-26
IOCONFIG bit, 4-54
IRQ[7:1] bits, 4-34
ISTAT bit, 4-48
J
jumper and switch settings
A16 base address, 3-3 to 3-4
EEPROM, 3-8 to 3-9
incompatibilities between VME-MXI
and VME-MXI-2, D-2
MXIbus termination, 3-6 to 3-7
onboard DRAM, 3-10 to 3-11
user-defined pins, 3-4 to 3-5
VME-MXI-2 logical address for
two-frame system, E-2 to E-3
L
LA window. See logical address
(LA) window.
LA[7:0] bits, 4-32
LABASE[7:0] bits, 4-12
LADIR bit, 4-12
LAEN bit, 4-11
LASIZE[2:0] bits, 4-12
LINT[3:1] bits
VMEbus Interrupt Control Register
(VICTR), 4-35
VMEbus Interrupt Status Register
(VISTR), 4-33
LOCKED bit, 4-31
Artisan Technology Group - Quality Instrumentation ... Guaranteed | (888) 88-SOURCE | www.artisantg.com