![Intel ITANIUM ARCHITECTURE Manual Download Page 428](http://html.mh-extra.com/html/intel/itanium-architecture/itanium-architecture_manual_2073403428.webp)
Volume 4: IA-32 Intel
®
MMX™ Technology Instruction Reference
4:421
PANDN—Logical AND NOT
Description
Performs a bitwise logical NOT on the quadword destination operand (first operand).
Then, the instruction performs a bitwise logical AND operation on the inverted
destination operand and the quadword source operand (second operand). (See
.) Each bit of the result of the AND operation is set to one if the
corresponding bits of the source and inverted destination bits are one; otherwise it is
set to zero. The result is stored in the destination operand location.
The source operand can be an MMX technology register or a quadword memory
location; the destination operand must be an MMX technology register.
Operation
DEST
(NOT DEST) AND SRC;
Flags Affected
None.
Additional Itanium System Environment Exceptions
Itanium Reg Faults Disabled FP Register Fault if PSR.dfl is 1, NaT Register Consumption
Abort.
Itanium Mem FaultsVHPT Data Fault, Nested TLB Fault, Data TLB Fault, Alternate Data
TLB Fault, Data Page Not Present Fault, Data NaT Page Consumption
Abort, Data Key Miss Fault, Data Key Permission Fault, Data Access
Rights Fault, Data Access Bit Fault, Data Dirty Bit Fault
Opcode
Instruction
Description
0F DF /r
PANDN
mm, mm/m64
AND quadword from
mm/m64
to NOT quadword in
mm
.
Figure 3-9.
Operation of the PANDN Instruction
~
&
m/m64
mm
mm
11111111111110000000000000000101101101010011101111000100010001000
11111111111110000000000000000101101101010011101111000100010001000
11111111111110000000000000000101101101010011101111000100010001000
PANDN mm, mm/m64
Summary of Contents for ITANIUM ARCHITECTURE
Page 1: ......
Page 7: ...402 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Page 199: ...4 192 Volume 4 Base IA 32 Instruction Reference FWAIT Wait See entry for WAIT ...
Page 352: ...Volume 4 Base IA 32 Instruction Reference 4 345 ROL ROR Rotate See entry for RCL RCR ROL ROR ...
Page 589: ...4 582 Volume 4 IA 32 SSE Instruction Reference ...
Page 590: ...Index Intel Itanium Architecture Software Developer s Manual Rev 2 3 Index ...
Page 591: ...Index Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Page 603: ...INDEX Index 12 Index for Volumes 1 2 3 and 4 ...
Page 604: ......