![Intel ITANIUM ARCHITECTURE Manual Download Page 131](http://html.mh-extra.com/html/intel/itanium-architecture/itanium-architecture_manual_2073403131.webp)
4:124
Volume 4: Base IA-32 Instruction Reference
FDIVR/FDIVRP/FIDIVR—Reverse Divide
Description
Divides the source operand by the destination operand and stores the result in the
destination location. The destination operand (divisor) is always in an FPU register; the
source operand (dividend) can be a register or a memory location. Source operands in
memory can be in single-real, double-real, word-integer, or short-integer formats.
These instructions perform the reverse operations of the FDIV, FDIVP, and FIDIV
instructions. They are provided to support more efficient coding.
The no-operand version of the instruction divides the contents of the ST(0) register by
the contents of the ST(1) register. The one-operand version divides the contents of a
memory location (either a real or an integer value) by the contents of the ST(0)
register. The two-operand version, divides the contents of the ST(
i
) register by the
contents of the ST(0) register or vice versa.
The FDIVRP instructions perform the additional operation of popping the FPU register
stack after storing the result. To pop the register stack, the processor marks the ST(0)
register as empty and increments the stack pointer (TOP) by 1. The no-operand version
of the floating-point divide instructions always results in the register stack being
popped. In some assemblers, the mnemonic for this instruction is FDIVR rather than
FDIVRP.
The FIDIVR instructions convert an integer source operand to extended-real format
before performing the division.
If an unmasked divide by zero exception (#Z) is generated, no result is stored; if the
exception is masked, an
of the appropriate sign is stored in the destination operand.
The following table shows the results obtained when dividing various classes of
numbers, assuming that neither overflow nor underflow occurs.
Opcode
Instruction
Description
D8 /7
FDIVR
m32real
Divide
m32real
by ST(0) and store result in ST(0)
DC /7
FDIVR
m64real
Divide
m64real
by ST(0) and store result in ST(0)
D8 F8+i
FDIVR ST(0), ST(i)
Divide ST(
i
) by ST(0) and store result in ST(0)
DC F0+i
FDIVR ST(i), ST(0)
Divide ST(0) by ST(
i
) and store result in ST(
i
)
DE F0+i
FDIVRP ST(i), ST(0)
Divide ST(0) by ST(
i
), store result in ST(
i
), and pop the register
stack
DE F1
FDIVRP
Divide ST(0) by ST(1), store result in ST(1), and pop the
register stack
DA /7
FIDIVR
m32int
Divide
m32int
by ST(0) and store result in ST(0)
DE /7
FIDIVR
m16int
Divide
m64int
by ST(0) and store result in ST(0)
Summary of Contents for ITANIUM ARCHITECTURE
Page 1: ......
Page 7: ...402 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Page 199: ...4 192 Volume 4 Base IA 32 Instruction Reference FWAIT Wait See entry for WAIT ...
Page 352: ...Volume 4 Base IA 32 Instruction Reference 4 345 ROL ROR Rotate See entry for RCL RCR ROL ROR ...
Page 589: ...4 582 Volume 4 IA 32 SSE Instruction Reference ...
Page 590: ...Index Intel Itanium Architecture Software Developer s Manual Rev 2 3 Index ...
Page 591: ...Index Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Page 603: ...INDEX Index 12 Index for Volumes 1 2 3 and 4 ...
Page 604: ......