Volume 4: Base IA-32 Instruction Reference
4:283
LTR—Load Task Register
(Continued)
#GP(selector)
If the source selector points to a segment that is not a TSS or to one
for a task that is already busy.
If the selector points to LDT or is beyond the GDT limit.
#NP(selector)
If the TSS is marked not present.
#SS(0)
If a memory operand effective address is outside the SS segment
limit.
#PF(fault-code)
If a page fault occurs.
Real Address Mode Exceptions
#UD
The LTR instruction is not recognized in real address mode.
Virtual 8086 Mode Exceptions
#UD
The LTR instruction is not recognized in virtual 8086 mode.
Summary of Contents for ITANIUM ARCHITECTURE
Page 1: ......
Page 7: ...402 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Page 199: ...4 192 Volume 4 Base IA 32 Instruction Reference FWAIT Wait See entry for WAIT ...
Page 352: ...Volume 4 Base IA 32 Instruction Reference 4 345 ROL ROR Rotate See entry for RCL RCR ROL ROR ...
Page 589: ...4 582 Volume 4 IA 32 SSE Instruction Reference ...
Page 590: ...Index Intel Itanium Architecture Software Developer s Manual Rev 2 3 Index ...
Page 591: ...Index Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Page 603: ...INDEX Index 12 Index for Volumes 1 2 3 and 4 ...
Page 604: ......