![Intel ITANIUM ARCHITECTURE Manual Download Page 228](http://html.mh-extra.com/html/intel/itanium-architecture/itanium-architecture_manual_2073403228.webp)
Volume 4: Base IA-32 Instruction Reference
4:221
INT
n
/INTO/INT3—Call to Interrupt Procedure
(Continued)
FI;
END;
INTER-PRIVILEGE-LEVEL-INTERRUPT
(* PE=1, interrupt or trap gate, non-conforming code segment, DPL
CPL *)
(* Check segment selector and descriptor for stack of new privilege level in current TSS *)
IF current TSS is 32-bit TSS
THEN
TSSstackAddress
new code segment (DPL
8) + 4
IF (TSSstackA 7)
TSS limit
THEN #TS(current TSS selector); FI;
NewSS
TSSstackA 4;
NewESP
stack address;
ELSE (* TSS is 16-bit *)
TSSstackAddress
new code segment (DPL
4) + 2
IF (TSSstackA 4)
TSS limit
THEN #TS(current TSS selector); FI;
NewESP
TSSstackAddress;
NewSS
TSSstackA 2;
FI;
IF segment selector is null THEN #TS(EXT); FI;
IF segment selector index is not within its descriptor table limits
OR segment selector's RPL
DPL of code segment,
THEN #TS(SS se EXT);
FI;
Read segment descriptor for stack segment in GDT or LDT;
IF stack segment DPL
DPL of code segment,
OR stack segment does not indicate writable data segment,
THEN #TS(SS se EXT);
FI;
IF stack segment not present THEN #SS(SS sEXT); FI;
IF 32-bit gate
THEN
IF new stack does not have room for 24 bytes (error code pushed)
OR 20 bytes (no error code pushed)
THEN #SS(segment se EXT);
FI;
ELSE (* 16-bit gate *)
IF new stack does not have room for 12 bytes (error code pushed)
OR 10 bytes (no error code pushed);
THEN #SS(segment se EXT);
FI;
FI;
IF instruction pointer is not within code segment limits THEN #GP(0); FI;
SS:ESP
TSS(SS:ESP) (* segment descriptor information also loaded *)
IF 32-bit gate
THEN
CS:EIP
Gate(CS:EIP); (* segment descriptor information also loaded *)
ELSE (* 16-bit gate *)
CS:IP
Gate(CS:IP); (* segment descriptor information also loaded *)
FI;
IF 32-bit gate
THEN
Push(far pointer to old stack); (* old SS and ESP, 3 words padded to 4 *);
Summary of Contents for ITANIUM ARCHITECTURE
Page 1: ......
Page 7: ...402 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Page 199: ...4 192 Volume 4 Base IA 32 Instruction Reference FWAIT Wait See entry for WAIT ...
Page 352: ...Volume 4 Base IA 32 Instruction Reference 4 345 ROL ROR Rotate See entry for RCL RCR ROL ROR ...
Page 589: ...4 582 Volume 4 IA 32 SSE Instruction Reference ...
Page 590: ...Index Intel Itanium Architecture Software Developer s Manual Rev 2 3 Index ...
Page 591: ...Index Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Page 603: ...INDEX Index 12 Index for Volumes 1 2 3 and 4 ...
Page 604: ......