Volume 4: Base IA-32 Instruction Reference
4:29
AND—Logical AND
Description
Performs a bitwise AND operation on the destination (first) and source (second)
operands and stores the result in the destination operand location. The source operand
can be an immediate, a register, or a memory location; the destination operand can be
a register or a memory location.
Operation
DEST
DEST AND SRC;
Flags Affected
The OF and CF flags are cleared; the SF, ZF, and PF flags are set according to the result.
The state of the AF flag is undefined.
Additional Itanium System Environment Exceptions
Itanium Reg Faults NaT Register Consumption Abort.
Itanium Mem FaultsVHPT Data Fault, Nested TLB Fault, Data TLB Fault, Alternate Data
TLB Fault, Data Page Not Present Fault, Data NaT Page Consumption
Abort, Data Key Miss Fault, Data Key Permission Fault, Data Access
Rights Fault, Data Access Bit Fault, Data Dirty Bit Fault
Protected Mode Exceptions
#GP(0)
If the destination operand points to a nonwritable segment.
If a memory operand effective address is outside the CS, DS, ES, FS,
or GS segment limit.
If the DS, ES, FS, or GS register contains a null segment selector.
#SS(0)
If a memory operand effective address is outside the SS segment
limit.
Opcode
Instruction
Description
24
ib
AND AL,
imm8
AL AND
imm8
25
iw
AND AX,
imm16
AX AND i
mm16
25
id
AND EAX,
imm32
EAX AND
imm32
80 /4
ib
AND
r/m8,imm8
r/m8
AND
imm8
81 /4
iw
AND
r/m16,imm16
r/m16
AND
imm16
81 /4
id
AND
r/m32,imm32
r/m32
AND
imm32
83 /4
ib
AND
r/m16,imm8
r/m16
AND
imm8
83 /4
ib
AND
r/m32,imm8
r/m32
AND
imm8
20
/r
AND
r/m8,r8
r/m8
AND
r8
21 /
r
AND
r/m16,r16
r/m16
AND
r16
21 /
r
AND
r/m32,r32
r/m32
AND
r32
22 /
r
AND
r8,r/m8
r8
AND
r/m8
23 /
r
AND
r16,r/m16
r16
AND
r/m16
23 /
r
AND
r32,r/m32
r32
AND
r/m32
Summary of Contents for ITANIUM ARCHITECTURE
Page 1: ......
Page 7: ...402 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Page 199: ...4 192 Volume 4 Base IA 32 Instruction Reference FWAIT Wait See entry for WAIT ...
Page 352: ...Volume 4 Base IA 32 Instruction Reference 4 345 ROL ROR Rotate See entry for RCL RCR ROL ROR ...
Page 589: ...4 582 Volume 4 IA 32 SSE Instruction Reference ...
Page 590: ...Index Intel Itanium Architecture Software Developer s Manual Rev 2 3 Index ...
Page 591: ...Index Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Page 603: ...INDEX Index 12 Index for Volumes 1 2 3 and 4 ...
Page 604: ......