![Intel 413808 I/O Developer'S Manual Download Page 797](http://html1.mh-extra.com/html/intel/413808-i-o/413808-i-o_developers-manual_2072039797.webp)
Intel
®
413808 and 413812 I/O Controllers in TPER Mode
October 2007
Developer’s Manual
Order Number: 317805-001US
797
Peripheral Registers—Intel
®
413808 and 413812
Figure 124. Intel
®
413808 and 413812 I/O Controllers in TPER Mode
Memory Address
Space
0 0000 0000H
ADDRESS
0 FFFF 0000H
0 FFD8 0000H
Code/Data
External Memory
0 FFFD 0000H
0 FFFB 0000H
0 FFE0 0000H
0 FFFE 0000H
0 FFD4 0000H
0 FFD2 0000H
0 FFCF C000H
ATU-E Outbound I/O Translation Window
ATU-X Outbound I/O Translation Window
(Default)
(Default Range)
0 FFF0 0000H
Reserved
0 FFF8 0000H
Reserved
0 FFD0 0000H
Reserved
0 FFFC 0000H
Reserved
0 FF00 0000H
Messaging Unit
(Default Range)
0 FF00 2000H
Reserved
Reserved for Intel Xscale® Processor
Relocated Exception Vectors
0 FFFF FFFFH
0FFFF 0020H
Peripheral Memory-Mapped Registers
(Default Range)
Reserved
Reserved
Reserved
Reserved
B6316-01