
Intel
®
413808 and 413812 I/O Controllers in TPER Mode
October 2007
Developer’s Manual
Order Number: 317805-001US
247
Address Translation Unit (PCI Express)—Intel
®
413808 and 413812
Figure 26. 4 Gbyte Section 0 of the Internal Bus Memory Map
Peripheral Memory-Mapped Registers
0 0000 0000H
ADDRESS
Address Space Used
for Other Resources
Code/Data
External Memory
Outbound I/O Window
(Default)
(Default)
0 FFFF FFFFH
B6196-01
0 FFD8 0000H
0 FFDF FFFFH
0 FFDF 0000H
0 FFFE FFFFH
0 FFFD FFFFH