
Intel
®
413808 and 413812 I/O Controllers in TPER Mode
October 2007
Developer’s Manual
Order Number: 317805-001US
479
SGPIO Unit—Intel
®
413808 and 413812
02:00
000
2
Output 0 Select Bits - This bit field selects which
Input[0:7]
of the Multiplexer Block is selected to drive
Output 0
. Refer to
Figure 52, “Output Signal Routing” on page 469
.
Bits Output Number
000
2
0
001
2
1
010
2
2
011
2
3
100
2
4
101
2
5
110
2
6
111
2
7
Table 323. SGPIO Start Drive Lower Register x — SGSDLRx (Sheet 2 of 2)
Bit
Default
Description
Coprocessor
IOP
Attributes
Attributes
28
24
20
16
12
8
4
0
31
rv
na
rv
na
rv
na
rv
na
rv
na
rv
na
rv
na
rv
na
rv
na
rv
na
rv
na
rv
na
rv
na
rv
na
rv
na
rv
na
rv
na
rw
na
rw
na
rw
na
rv
na
rw
na
rw
na
rw
na
rv
na
rw
na
rw
na
rw
na
rv
na
rw
na
rw
na
rw
na
SGPIO #
0
1
Intel XScale
®
processor internal bus address offset
+2608H
+2688H
Attribute Legend:
RV = Reserved
PR = Preserved
RS = Read/Set
RW = Read/Write
RC = Read Clear
RO = Read Only
NA = Not Accessible