![Intel 413808 I/O Developer'S Manual Download Page 464](http://html1.mh-extra.com/html/intel/413808-i-o/413808-i-o_developers-manual_2072039464.webp)
Intel
®
413808 and 413812—SGPIO Unit
Intel
®
413808 and 413812 I/O Controllers in TPER Mode
Developer’s Manual
October 2007
464
Order Number: 317805-001US
Figure 50. SGPIO Output OD1 Signal
Figure 51. SGPIO Output OD2 Signal
Output Signal ( OD1)
Fixed High
FSENG Status
Programmable Pattern A
Programmable Pattern B
Inverting
Logic
(XOR)
Control bit 6 in SGODSR[0:7]x
Control bits[5:4] in SGODSR [0:7]x
JOG Logic
Control bit 7 in SGODSR[0:7]x
Pre-Conditioning Logic
B6349-01
Output Signal ( OD2)
Fixed High
Reserved
Programmable Pattern A
Programmable Pattern B
Inverting
Logic
(XOR)
Control bit 10 in SGODSR[0:7]x
Control bits[9:8] in SGODSR[0:7]x
JOG Logic
Control bit 11 in SGODSR[0:7]x
Pre-Conditioning Logic
B6350-01