![Intel 413808 I/O Developer'S Manual Download Page 317](http://html1.mh-extra.com/html/intel/413808-i-o/413808-i-o_developers-manual_2072039317.webp)
Intel
®
413808 and 413812 I/O Controllers in TPER Mode
October 2007
Developer’s Manual
Order Number: 317805-001US
317
Address Translation Unit (PCI Express)—Intel
®
413808 and 413812
3.17.27 ATU Maximum Latency Register - ATUMLAT
This register does not apply to PCI Express.
Table 167. ATU Maximum Latency Register - ATUMLAT
Bit
Default
Description
07:00
00H
This register does not apply to PCI Express.
Hard-wired to 0
PCI
IOP
Attributes
Attributes
7
4
0
ro
ro
ro
ro
ro
ro
ro
ro
ro
ro
ro
ro
ro
ro
ro
ro
Attribute Legend:
RV = Reserved
PR = Preserved
RS = Read/Set
RW = Read/Write
RC = Read Clear
RO = Read Only
NA = Not Accessible
Internal Bus Address Offset
+03FH