Table of Contents
CPS-1848 User Manual
8
June 2, 2014
Formal Status
This document is confidential and is subject to an NDA.
Integrated Device Technology
10.8.1 Lane {0..47} Status Base Addresses...................................................................................................................................... 265
10.8.2 Lane Status Block Header Register ....................................................................................................................................... 267
10.8.3 Lane {0..47} Status 0 CSR ..................................................................................................................................................... 268
10.8.4 Lane {0..47} Status 1 CSR ..................................................................................................................................................... 270
10.8.5 Lane {0..47} Status 2 CSR ..................................................................................................................................................... 272
10.8.6 Lane {0..47} Status 3 CSR ..................................................................................................................................................... 273
10.8.7 Lane {0..47} Status 4 CSR ..................................................................................................................................................... 275
10.9.1 Route Port Select Register..................................................................................................................................................... 276
10.9.2 Multicast Route Select Register ............................................................................................................................................. 277
10.9.3 Port n Watermarks Base Addresses ...................................................................................................................................... 278
10.9.4 Port {0..17} Watermarks Register........................................................................................................................................... 279
10.9.5 Broadcast Watermarks Register............................................................................................................................................. 280
10.10.1 Aux Port Error Capture Enable Register ................................................................................................................................ 281
10.10.2 Aux Port Error Detect Register............................................................................................................................................... 282
10.10.3 Configuration Block Error Capture Enable Register............................................................................................................... 283
10.10.4 Configuration Block Error Detect Register.............................................................................................................................. 284
10.10.5 Impl. Specific Logical/Transport Layer Address Capture Register ......................................................................................... 286
10.10.6 Logical/Transport Layer Error Report Enable Register........................................................................................................... 287
10.10.7 Port {0..17} Error Report Enable Base Addresses ................................................................................................................. 288
10.10.8 Port {0..17} Error Report Enable Register .............................................................................................................................. 289
10.10.9 Port {0..17} Implementation Specific Error Report Enable Register....................................................................................... 291
10.10.10 Broadcast Port Error Report Enable Register ........................................................................................................................ 294
10.10.11 Broadcast Port Implementation Specific Error Report Enable Register ................................................................................. 296
10.10.12 Lane n Error Report Enable Base Addresses ........................................................................................................................ 298
10.10.13 Lane {0..47} Error Report Enable Register............................................................................................................................. 300
10.10.14 Broadcast Lane Error Report Enable Register....................................................................................................................... 301
10.11.1 Packet Generation and Capture Base Addresses.................................................................................................................. 302
10.11.2 Port {0..17} Packet Generation and Capture Mode Configuration Register ........................................................................... 303
10.11.3 Port {0..17} Packet Generation and Capture Mode Data Register......................................................................................... 304
10.12.1 Base Addresses for IDT Specific Routing Table Registers..................................................................................................... 305
10.12.2 Broadcast Device Route Table Register {0..255} ................................................................................................................... 306
10.12.3 Broadcast Domain Route Table Register {0..255}.................................................................................................................. 307
10.12.4 Port {0..17} Device Route Table Register {0..255}.................................................................................................................. 308
10.12.5 Port {0..17} Domain Routing Table Register {0..255} ............................................................................................................. 309
10.13.1 Base Addresses for Trace Comparison Values and Masks Registers ................................................................................... 310
10.13.2 Port {0..17} Trace 0 Value 0 Register ......................................................................................................................................311
10.13.3 Port {0..17} Trace 0 Value 1 Register ......................................................................................................................................311
10.13.4 Port {0..17} Trace 0 Value 2 Register ..................................................................................................................................... 312
10.13.5 Port {0..17} Trace 0 Value 3 Register ..................................................................................................................................... 312
10.13.6 Port {0..17} Trace 0 Value 4 Register ..................................................................................................................................... 313
10.13.7 Port {0..17} Trace 0 Mask 0 Register ..................................................................................................................................... 313
10.13.8 Port {0..17} Trace 0 Mask 1 Register ..................................................................................................................................... 314
10.13.9 Port {0..17} Trace 0 Mask 2 Register ..................................................................................................................................... 314