Table of Contents
CPS-1848 User Manual
11
June 2, 2014
Formal Status
This document is confidential and is subject to an NDA.
Integrated Device Technology
10.16.6 Port {0..17} Not Acknowledgements Transmitted Counter Register....................................................................................... 382
10.16.7 Port {0..17} VC0 Retry Symbols Transmitted Counter Register ............................................................................................. 383
10.16.8 Port {0..17} VC0 Packets Transmitted Counter Register........................................................................................................ 383
10.16.9 Port {0..17} Trace Match Counter Value 0 Register................................................................................................................ 384
10.16.10 Port {0..17} Trace Match Counter Value 1 Register................................................................................................................ 384
10.16.11 Port {0..17} Trace Match Counter Value 2 Register................................................................................................................ 385
10.16.12 Port {0..17} Trace Match Counter Value 3 Register................................................................................................................ 385
10.16.13 Port {0..17} Filter Match Counter Value 0 Register................................................................................................................. 386
10.16.14 Port {0..17} Filter Match Counter Value 1 Register................................................................................................................. 386
10.16.15 Port {0..17} Filter Match Counter Value 2 Register................................................................................................................. 387
10.16.16 Port {0..17} Filter Match Counter Value 3 Register................................................................................................................. 387
10.16.17 Port {0..17} VC0 Acknowledgements Received Counter Register ......................................................................................... 388
10.16.18 Port {0..17} Not Acknowledgements Received Counter Register........................................................................................... 388
10.16.19 Port {0..17} VC0 Retry Symbols Received Counter Register................................................................................................. 389
10.16.20 Port {0..17} VC0 Switch Crosspoint Buffer Output Packet Counter Register ......................................................................... 389
10.16.21 Port {0..17} VC0 Packets Received Counter Register............................................................................................................ 390
10.16.22 Port {0..17} Trace Port-Write Reset Register.......................................................................................................................... 391
10.16.23 Port {0..17} Lane Synchronization Register............................................................................................................................ 392
10.16.24 Port {0..17} VC0 Received Packets Dropped Counter Register............................................................................................. 393
10.16.25 Port {0..17} VC0 Transmitted Packets Dropped Counter Register......................................................................................... 394
10.16.26 Port {0..17} VC0 TTL Packets Dropped Counter Register ..................................................................................................... 395
10.16.27 Port {0..17} VC0 CRC Limit Packets Dropped Counter Register ........................................................................................... 395
10.16.28 Port {0..17} Congestion Retry Counter Register..................................................................................................................... 396
10.16.29 Port {0..17} Status and Control Register ................................................................................................................................ 397
10.16.30 Broadcast Port Operations Register....................................................................................................................................... 398
10.16.31 Broadcast Port Implementation Specific Error Detect Register.............................................................................................. 401
10.16.32 Broadcast Port Implementation Specific Error Rate Enable Register .................................................................................... 404
10.17.1 Error Log Register .................................................................................................................................................................. 407
10.17.2 Error Log Data Register.......................................................................................................................................................... 408
10.18.1 Special Error Registers Base Addresses ............................................................................................................................... 408
10.18.2 Error Log Match Register {0..7}.............................................................................................................................................. 409
10.18.3 Error Log Match Status Register ............................................................................................................................................ 410
10.18.4 Error Log Events Register .......................................................................................................................................................411
10.18.5 Error Log Control 2 Register................................................................................................................................................... 412
10.19.1 PLL Register Base Addresses................................................................................................................................................ 413
10.19.2 PLL {0..11} Control 1 Register ................................................................................................................................................ 414
10.19.3 PLL {0..11} Control 2 Register ................................................................................................................................................ 415
10.19.4 Broadcast PLL Control Register............................................................................................................................................. 416
10.20.1 Lane Control Base Addresses................................................................................................................................................ 417
10.20.2 Lane {0..47} Control Register ................................................................................................................................................. 419
10.20.3 Lane {0..47} PRBS Generator Seed Register ........................................................................................................................ 423
10.20.4 Lane {0..47} PRBS Error Counter Register ............................................................................................................................ 424
10.20.5 Lane {0..47} Error Detect Register ......................................................................................................................................... 425
10.20.6 Lane {0..47} Error Rate Enable Register................................................................................................................................ 426
10.20.7 Lane {0..47} Attributes Capture Register................................................................................................................................ 428
10.20.8 Lane {0..47} Data Capture 0 Register .................................................................................................................................... 429