10. Registers > Lane Status Registers
CPS-1848 User Manual
268
June 2, 2014
Formal Status
This document is confidential and is subject to an NDA.
Integrated Device Technology
10.8.3
Lane {0..47} Status 0 CSR
For base address information, see
.
Register Name: LANE_{0..47}_STATUS_0_CSR
Reset Value: Undefined
Register Offset: 0x (0x20 * lane_num)
Bits
0
1
2
3
4
5
6
7
00:07
PORT
08:15
LANE
TX_TYPE
TX_MODE
RX_TYPE
16:23
RX_INVER
T
RX_TRAIN
ED
RX_LANE_
SYNC
LP_RX_TR
AINED
RX_LANE_
RDY
ERR_8B10B
24:31
ERR_8B10
B
RX_SYNC_
CHG
RX_TRAIN
ED_CHG
Reserved
STATUS_1
STATUS_CSR
Bits
Name
Description
Type
Reset
Value
0:7
PORT
0x00 = Port 0
0x01 = Port 1
...
0x11 = Port 17
RO
Undefined
8:11
LANE
The number of the lane within the port to which the transmitting
lane is assigned.
0x0 = Lane 0
0x1 = Lane 1
0x2 = Lane 2
0x3 = Lane 3
All others are reserved.
RO
Undefined
12
TX_TYPE
0 = Short transmitter type
1 = Long transmitter type
FR
1
13
TX_MODE
0 = Short run transmitter mode
1 = Long run transmitter mode
RO
1
14:15
RX_TYPE
0b00 = Short run receiver type
0b01 = Medium run receiver type
0b10 = Long run receiver type
0b11 = Reserved
FR
0b10
16
RX_INVERT
0 = Receiver input not inverted
1 = Receiver input inverted
RO
0
17
RX_TRAINED
0 = Receiver not trained
1 = Receiver trained
RO
0