10. Registers > Port Function Registers
CPS-1848 User Manual
391
June 2, 2014
Formal Status
This document is confidential and is subject to an NDA.
Integrated Device Technology
10.16.22 Port {0..17} Trace Port-Write Reset Register
For base address information, see
.
Register Name: PORT_{0..17}_TRACE_PW_CTL
Reset Value: 0x0000_0000
Register Offset: 0x (0x100 * port_num)
Bits
0
1
2
3
4
5
6
7
00:07
Reserved
08:15
Reserved
16:23
Reserved
24:31
Reserved
PW_DIS
Bits
Name
Description
Type
Reset
Value
0:30
Reserved
Reserved
RO
0
31
PW_DIS
0 = Generation of maintenance port-write packets (for trace
matches only) is enabled
1 = Generation of maintenance port-write packets (for trace
matches only) is disabled
RW
0