10. Registers > Lane Control Registers
CPS-1848 User Manual
440
June 2, 2014
Formal Status
This document is confidential and is subject to an NDA.
Integrated Device Technology
10.20.15 Broadcast Lane Error Rate Enable Register
A read of this register returns the last value written. Each port’s value may differ from this broadcast register. The per-port
version of this register is
Lane {0..47} Error Rate Enable Register
Register Name: BCAST_LANE_ERR_RATE_EN
Reset Value: 0x0000_0000
Register Offset: 0xFFFF10
Bits
0
1
2
3
4
5
6
7
00:07
Reserved
08:15
Reserved
16:23
Reserved
UNUSED
BAD_SPEE
D_EN
LANE_INV
ER_DET_E
N
24:31
IDLE2_FRA
ME_EN
Reserved
TX_RX_MIS
MATCH_EN
DESCRAM
_SYNC_EN
BAD_CHA
R_EN
LANE_RDY
_EN
LANE_SYN
C_EN
Bits
Name
Description
a
Type
Reset
Value
0:18
Reserved
Reserved
RO
0
19:21
UNUSED
Reserved
RW
0
22
BAD_SPEED_EN 0 = Disable
1 = Enable capturing that a link speed was requested that is not
supported because of the PLL configuration.
RW
0
23
LANE_INVER_DE
T_EN
0 = Disable
1 = Enable capturing that a lane polarity inversion was detected
and compensated for; only reported when correction is applied.
RW
0
24
IDLE2_FRAME_E
N
0 = Disable
1 = Enable capturing that an error was detected within the
received IDLE2 frame.
RW
0
25:26
Reserved
Reserved
RW
0
27
TX_RX_MISMATC
H_EN
0 = Disable
1 = Enable capturing that the link partner receiver and local
transmitter mismatched, long/short.
RW
0
28
DESCRAM_SYNC
_EN
0 = Disable
1 = Enable capturing of loss of receiver descrambler
synchronization while receiving scrambled control symbol and
packet data.
RW
0