![GigaDevice Semiconductor GD32E23 Series User Manual Download Page 15](http://html.mh-extra.com/html/gigadevice-semiconductor/gd32e23-series/gd32e23-series_user-manual_2225794015.webp)
GD32E23x User Manual
15
Figure 14-44. General level2 timer block diagram
................................................................. 329
Figure 14-45. Timing chart of internal clock divided by 1
.................................................... 330
Figure 14-46. Timing chart of PSC value change from 0 to 2
.............................................. 331
Figure 14-47. Timing chart of up counting mode, PSC=0/2
................................................. 332
Figure 14-48. Timing chart of up counting mode, change TIMERx_CAR on the go
Figure 14-49. Channel input capture principle
...................................................................... 333
Figure 14-50. Channel output compare principle
.................................................................. 334
Figure 14-51. Output-compare in three modes
...................................................................... 335
Figure 14-52. PWM mode timechart
........................................................................................ 336
Figure 14-53. General level3 timer block diagram
................................................................. 349
Figure 14-54. Timing chart of internal clock divided by 1
.................................................... 350
Figure 14-55. Timing chart of PSC value change from 0 to 2
.............................................. 351
Figure 14-56. Timing chart of up counting mode, PSC=0/2
................................................. 352
Figure 14-57. Timing chart of up counting mode, change TIMERx_CAR on the go
Figure 14-58. Repetition counter timing chart of up counting mode
.................................. 353
Figure 14-59. Channel input capture principle
...................................................................... 354
Figure 14-60. Channel output compare principle (with complementary output, x=0)
Figure 14-61. Channel output compare principle (CH1_O)
.................................................. 355
Figure 14-62. Output-compare in three modes
...................................................................... 357
Figure 14-63. PWM mode timechart
........................................................................................ 358
Figure 14-64. Complementary output with dead-time insertion.
......................................... 360
Figure 14-65. Output behavior in response to a break(The break high active)
Figure 14-69. Single pulse mode TIMERx_CHxCV = 4 TIMERx_CAR=99
........................... 364
Figure 14-70. General level4 timer block diagram
................................................................. 387
Figure 14-71. Timing chart of internal clock divided by 1
.................................................... 388
Figure 14-72. Timing chart of PSC value change from 0 to 2
.............................................. 389
Figure 14-73. Timing chart of up counting mode, PSC=0/2
................................................. 390
Figure 14-74. Timing chart of up counting mode, change TIMERx_CAR on the go
Figure 14-75. Repetition counter timing chart of up counting mode
.................................. 391
Figure 14-76. Channel input capture principle
...................................................................... 392
Figure 14-77. Channel output compare principle (with complementary output, x=0)
Figure 14-78. Output-compare under three modes
............................................................... 394
Figure 14-79. PWM mode timechart
........................................................................................ 395
Figure 14-80. Complementary output with dead-time insertion.
......................................... 398
Figure 14-81. Output behavior in response to a break(The break high active)
Figure 14-82. Single pulse mode TIMERx_CHxCV = 0x04 TIMERx_CAR=0x60
Figure 14-83. Basic timer block diagram
................................................................................ 417
Figure 14-84. Timing chart of internal clock divided by 1
.................................................... 418
Figure 14-85. Timing chart of PSC value change from 0 to 2
.............................................. 419
Figure 14-86. Timing chart of up counting mode, PSC=0/2
................................................. 420
Figure 14-87. Timing chart of up counting mode, change TIMERx_CAR on the go