![GigaDevice Semiconductor GD32E23 Series User Manual Download Page 370](http://html.mh-extra.com/html/gigadevice-semiconductor/gd32e23-series/gd32e23-series_user-manual_2225794370.webp)
GD32E23x User Manual
370
by the internal clock (TIMER_CK) when CEN bit is set high.
001: Reserved
010: Reserved
011: Reserved
100: Restart Mode. The counter is reinitialized and an update event is generated
on the rising edge of the selected trigger input.
101: Pause Mode. The trigger input enables the counter clock when it is high and
disables the counter clock when it is low.
110: Event Mode. A rising edge of the trigger input enables the counter.
111: External Clock Mode 0. The counter counts on the rising edges of the selected
trigger.
Because CI0F_ED outputs 1 pulse for each transition on CI0F, and the pause
mode checks the level of the trigger signal, when CI0F_ED is selected as the
trigger input, the pause mode must not be used.
DMA and interrupt enable register (TIMERx_DMAINTEN)
Address offset: 0x0C
Reset value: 0x0000 0000
This register has to be accessed by word(32-bit)
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Reserved
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Reserved TRGDEN CMTDEN Reserved
CH1DEN
CH0DEN UPDEN
BRKIE
TRGIE
CMTIE
Reserved
CH1IE
CH0IE
UPIE
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
Bits
Fields
Descriptions
31:15
Reserved
Must be kept at reset value
14
TRGDEN
Trigger DMA request enable
0: disabled
1: enabled
13
CMTDEN
Commutation DMA request enable
0: disabled
1: enabled
12:11
Reserved
Must be kept at reset value.
10
CH1DEN
Channel 1 capture/compare DMA request enable
0: disabled
1: enabled
9
CH0DEN
Channel 0 capture/compare DMA request enable