![GigaDevice Semiconductor GD32E23 Series User Manual Download Page 230](http://html.mh-extra.com/html/gigadevice-semiconductor/gd32e23-series/gd32e23-series_user-manual_2225794230.webp)
GD32E23x User Manual
230
0:No effect
1:TSF is set when tamper event detected even TSEN=0
6:5
Reserved
Must be kept at reset value
4
TP1EG
Tamper 1 event trigger edge
If tamper detection is in edge mode(FLT =0):
0: Rising edge triggers a tamper detection event
1: Falling edge triggers a tamper detection event
If tamper detection is in level mode(FLT !=0):
0: Low level triggers a tamper detection event
1: High level triggers a tamper detection event
3
TP1EN
Tamper 1 detection enable
0:Disable tamper 1 detection function
1:Enable tamper 1 detection function
2
TPIE
Tamper detection interrupt enable
0:Disable tamper interrupt
1:Enable tamper interrupt
1:0
Reserved
Must be kept at reset value
Note:
It’s strongly recommended that reset the TPxEN before change the tamper configuration.
13.4.15.
Alarm 0 sub second register (RTC_ALRM0SS)
Address offset: 0x44
Backup domain reset: 0x0000 0000
System reset: no effect
This register is write protected and can only be wrote when ALRM0EN=0 or INITM=1
This register has to be accessed by word(32-bit)
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Reserved
MSKSSC[3:0]
Reserved
rw
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Reserved
SSC[14:0]
rw
Bits
Fields
Descriptions
31:28
Reserved
Must be kept at reset value
27:24
MSKSSC[3:0]
Mask control bit of SSC
0x0: Mask alarm sub second setting. The alarm asserts at every second time point
if all the rest alarm fields are matched.
0x1: SSC[0] is to be compared and all others are ignored
0x2: SSC[1:0] is to be compared and all others are ignored
0x3: SSC[2:0] is to be compared and all others are ignored