![GigaDevice Semiconductor GD32E23 Series User Manual Download Page 307](http://html.mh-extra.com/html/gigadevice-semiconductor/gd32e23-series/gd32e23-series_user-manual_2225794307.webp)
GD32E23x User Manual
307
Reserved
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Reserved
TI0S
MMC[2:0]
DMAS
Reserved
rw
rw
rw
Bits
Fields
Descriptions
31:8
Reserved
Must be kept at reset value
7
TI0S
Channel 0 trigger input selection
0: The TIMERx_CH0 pin input is selected as channel 0 trigger input.
1: The result of combinational XOR of TIMERx_CH0, CH1 and CH2 pins is
selected as channel 0 trigger input.
6:4
MMC[2:0]
Master mode control
These bits control the selection of TRGO signal, which is sent in master mode to
slave timers for synchronization function.
000:
When a counter reset event occurs, a TRGO trigger signal is output. The
counter resert source:
Master timer generate a reset
the UPG bit in the TIMERx_SWEVG register is set
001: Enable. When a conter start event occurs, a TRGO trigger signal is output. The
counter start source :
CEN control bit is set
The trigger input in pause mode is high
010: When an update event occurs, a TRGO trigger signal is output. The update
source depends on UPDIS bit and UPS bit.
011: When a capture or compare pulse event occurs in channel0, a TRGO trigger
signal is output.
100: When a compare event occurs, a TRGO trigger signal is output. The compare
source is from O0CPRE.
101: When a compare event occurs, a TRGO trigger signal is output. The compare
source is from O1CPRE.
110: When a compare event occurs, a TRGO trigger signal is output. The compare
source is from O2CPRE.
111: When a compare event occurs, a TRGO trigger signal is output. The compare
source is from O3CPRE.
3
DMAS
DMA request source selection
0: When capture or compare event occurs, the DMA request of channel x is sent
1: When update event occurs, the DMA request of channel x is sent.
2:0
Reserved
Must be kept at reset value.